Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 | 
| ALWAYS | 157 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
1 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
1 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 26 | 19 | 73.08 | 
| Logical | 26 | 19 | 73.08 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
9 | 
90.00  | 
| TERNARY | 
88 | 
3 | 
2 | 
66.67  | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
203692343 | 
0 | 
0 | 
| T1 | 
184636 | 
218644 | 
0 | 
0 | 
| T2 | 
929861 | 
107923 | 
0 | 
0 | 
| T3 | 
932203 | 
33709 | 
0 | 
0 | 
| T4 | 
2073 | 
28 | 
0 | 
0 | 
| T13 | 
950960 | 
110950 | 
0 | 
0 | 
| T14 | 
280609 | 
369362 | 
0 | 
0 | 
| T15 | 
136189 | 
26615 | 
0 | 
0 | 
| T16 | 
462156 | 
157906 | 
0 | 
0 | 
| T17 | 
103856 | 
47430 | 
0 | 
0 | 
| T18 | 
519380 | 
573136 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
203692343 | 
0 | 
0 | 
| T1 | 
184636 | 
218644 | 
0 | 
0 | 
| T2 | 
929861 | 
107923 | 
0 | 
0 | 
| T3 | 
932203 | 
33709 | 
0 | 
0 | 
| T4 | 
2073 | 
28 | 
0 | 
0 | 
| T13 | 
950960 | 
110950 | 
0 | 
0 | 
| T14 | 
280609 | 
369362 | 
0 | 
0 | 
| T15 | 
136189 | 
26615 | 
0 | 
0 | 
| T16 | 
462156 | 
157906 | 
0 | 
0 | 
| T17 | 
103856 | 
47430 | 
0 | 
0 | 
| T18 | 
519380 | 
573136 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 21 | 18 | 85.71 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 0 | 0 |  | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 | 
| ALWAYS | 157 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 175 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
 | 
unreachable | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
0 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
0 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 23 | 11 | 47.83 | 
| Logical | 23 | 11 | 47.83 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
6 | 
60.00  | 
| TERNARY | 
88 | 
3 | 
1 | 
33.33  | 
| TERNARY | 
180 | 
2 | 
1 | 
50.00  | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 20 | 19 | 95.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 | 
| ALWAYS | 157 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
 | 
unreachable | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
0 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 172 | 
1 | 
1 | 
| 173 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 27 | 14 | 51.85 | 
| Logical | 27 | 14 | 51.85 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       172
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       172
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       173
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
7 | 
70.00  | 
| TERNARY | 
88 | 
3 | 
1 | 
33.33  | 
| TERNARY | 
172 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
180 | 
2 | 
1 | 
50.00  | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	172	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 | 
| ALWAYS | 165 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 162 | 
1 | 
1 | 
| 165 | 
1 | 
1 | 
| 166 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 172 | 
1 | 
1 | 
| 173 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 34 | 31 | 91.18 | 
| Logical | 34 | 31 | 91.18 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T17,T40,T41 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Covered | T2,T13,T14 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T2,T13,T14 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T17,T75,T80 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T17,T40,T41 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T17,T40,T41 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       172
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       172
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T14,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       173
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| TERNARY | 
88 | 
3 | 
3 | 
100.00 | 
| TERNARY | 
172 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T17,T40,T41 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T2,T13,T14 | 
	LineNo.	Expression
-1-:	172	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
62963913 | 
0 | 
0 | 
| T1 | 
184636 | 
143065 | 
0 | 
0 | 
| T2 | 
929861 | 
95406 | 
0 | 
0 | 
| T3 | 
932203 | 
5928 | 
0 | 
0 | 
| T4 | 
2073 | 
3 | 
0 | 
0 | 
| T13 | 
950960 | 
93259 | 
0 | 
0 | 
| T14 | 
280609 | 
57917 | 
0 | 
0 | 
| T15 | 
136189 | 
12789 | 
0 | 
0 | 
| T16 | 
462156 | 
69082 | 
0 | 
0 | 
| T17 | 
103856 | 
9691 | 
0 | 
0 | 
| T18 | 
519380 | 
331954 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
62963913 | 
0 | 
0 | 
| T1 | 
184636 | 
143065 | 
0 | 
0 | 
| T2 | 
929861 | 
95406 | 
0 | 
0 | 
| T3 | 
932203 | 
5928 | 
0 | 
0 | 
| T4 | 
2073 | 
3 | 
0 | 
0 | 
| T13 | 
950960 | 
93259 | 
0 | 
0 | 
| T14 | 
280609 | 
57917 | 
0 | 
0 | 
| T15 | 
136189 | 
12789 | 
0 | 
0 | 
| T16 | 
462156 | 
69082 | 
0 | 
0 | 
| T17 | 
103856 | 
9691 | 
0 | 
0 | 
| T18 | 
519380 | 
331954 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 | 
| ALWAYS | 157 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
1 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
1 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 26 | 19 | 73.08 | 
| Logical | 26 | 19 | 73.08 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
9 | 
90.00  | 
| TERNARY | 
88 | 
3 | 
2 | 
66.67  | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68328453 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
113467 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
368724 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
147609 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68328453 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
113467 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
368724 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
147609 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 | 
| ALWAYS | 157 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
1 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
1 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 26 | 18 | 69.23 | 
| Logical | 26 | 18 | 69.23 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
9 | 
90.00  | 
| TERNARY | 
88 | 
3 | 
2 | 
66.67  | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37439812 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
25105 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
81839 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
32810 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37439812 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
25105 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
81839 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
32810 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 | 
| ALWAYS | 157 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 172 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 173 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 154 | 
1 | 
1 | 
| 157 | 
1 | 
1 | 
| 158 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 172 | 
1 | 
1 | 
| 173 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 34 | 26 | 76.47 | 
| Logical | 34 | 26 | 76.47 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T14,T17 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T14,T17 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T14,T17 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       172
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       172
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       173
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T14,T17 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
11 | 
91.67  | 
| TERNARY | 
88 | 
3 | 
2 | 
66.67  | 
| TERNARY | 
172 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T3,T14,T17 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	172	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68028091 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
113467 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
368724 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
147609 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68028091 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
113467 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
368724 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
147609 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
482430996 | 
0 | 
0 | 
| T1 | 
184636 | 
903298 | 
0 | 
0 | 
| T2 | 
929861 | 
452017 | 
0 | 
0 | 
| T3 | 
932203 | 
66082 | 
0 | 
0 | 
| T4 | 
2073 | 
245 | 
0 | 
0 | 
| T13 | 
950960 | 
464146 | 
0 | 
0 | 
| T14 | 
280609 | 
298568 | 
0 | 
0 | 
| T15 | 
136189 | 
197536 | 
0 | 
0 | 
| T16 | 
462156 | 
656026 | 
0 | 
0 | 
| T17 | 
103856 | 
90810 | 
0 | 
0 | 
| T18 | 
519380 | 
247547 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1240 | 
1240 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
840478621 | 
0 | 
0 | 
| T1 | 
184636 | 
903298 | 
0 | 
0 | 
| T2 | 
929861 | 
452017 | 
0 | 
0 | 
| T3 | 
932203 | 
267415 | 
0 | 
0 | 
| T4 | 
2073 | 
227 | 
0 | 
0 | 
| T13 | 
950960 | 
464146 | 
0 | 
0 | 
| T14 | 
280609 | 
109010 | 
0 | 
0 | 
| T15 | 
136189 | 
195079 | 
0 | 
0 | 
| T16 | 
462156 | 
656026 | 
0 | 
0 | 
| T17 | 
103856 | 
361111 | 
0 | 
0 | 
| T18 | 
519380 | 
247547 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1240 | 
1240 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37818432 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
25105 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
81839 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
32810 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1240 | 
1240 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68334569 | 
0 | 
0 | 
| T1 | 
184636 | 
22230 | 
0 | 
0 | 
| T2 | 
929861 | 
16236 | 
0 | 
0 | 
| T3 | 
932203 | 
113467 | 
0 | 
0 | 
| T4 | 
2073 | 
84 | 
0 | 
0 | 
| T13 | 
950960 | 
16236 | 
0 | 
0 | 
| T14 | 
280609 | 
368724 | 
0 | 
0 | 
| T15 | 
136189 | 
73995 | 
0 | 
0 | 
| T16 | 
462156 | 
19220 | 
0 | 
0 | 
| T17 | 
103856 | 
147609 | 
0 | 
0 | 
| T18 | 
519380 | 
144085 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
184636 | 
184629 | 
0 | 
0 | 
| T2 | 
929861 | 
929809 | 
0 | 
0 | 
| T3 | 
932203 | 
932109 | 
0 | 
0 | 
| T4 | 
2073 | 
1913 | 
0 | 
0 | 
| T13 | 
950960 | 
950871 | 
0 | 
0 | 
| T14 | 
280609 | 
280546 | 
0 | 
0 | 
| T15 | 
136189 | 
136183 | 
0 | 
0 | 
| T16 | 
462156 | 
462149 | 
0 | 
0 | 
| T17 | 
103856 | 
103848 | 
0 | 
0 | 
| T18 | 
519380 | 
519371 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1240 | 
1240 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 |