| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 347486 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3143926 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 347486 | 0 | 0 | 
| T1 | 512609 | 125 | 0 | 0 | 
| T2 | 158114 | 98 | 0 | 0 | 
| T3 | 347183 | 82 | 0 | 0 | 
| T13 | 241026 | 108 | 0 | 0 | 
| T14 | 226127 | 17 | 0 | 0 | 
| T15 | 930417 | 246 | 0 | 0 | 
| T16 | 327482 | 246 | 0 | 0 | 
| T17 | 726248 | 98 | 0 | 0 | 
| T18 | 21580 | 9 | 0 | 0 | 
| T19 | 20581 | 40 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3143926 | 0 | 0 | 
| T1 | 512609 | 4325 | 0 | 0 | 
| T2 | 158114 | 3698 | 0 | 0 | 
| T3 | 347183 | 453 | 0 | 0 | 
| T13 | 241026 | 568 | 0 | 0 | 
| T14 | 226127 | 664 | 0 | 0 | 
| T15 | 930417 | 5427 | 0 | 0 | 
| T16 | 327482 | 5427 | 0 | 0 | 
| T17 | 726248 | 512 | 0 | 0 | 
| T18 | 21580 | 31 | 0 | 0 | 
| T19 | 20581 | 100 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |