Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T18,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
199683066 |
0 |
0 |
T1 |
507271 |
558310 |
0 |
0 |
T2 |
309893 |
5699 |
0 |
0 |
T3 |
136243 |
64237 |
0 |
0 |
T13 |
170878 |
556212 |
0 |
0 |
T14 |
662368 |
227745 |
0 |
0 |
T15 |
491060 |
149113 |
0 |
0 |
T16 |
607739 |
208691 |
0 |
0 |
T17 |
368693 |
22968 |
0 |
0 |
T18 |
138477 |
14080 |
0 |
0 |
T19 |
930624 |
104363 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
199683066 |
0 |
0 |
T1 |
507271 |
558310 |
0 |
0 |
T2 |
309893 |
5699 |
0 |
0 |
T3 |
136243 |
64237 |
0 |
0 |
T13 |
170878 |
556212 |
0 |
0 |
T14 |
662368 |
227745 |
0 |
0 |
T15 |
491060 |
149113 |
0 |
0 |
T16 |
607739 |
208691 |
0 |
0 |
T17 |
368693 |
22968 |
0 |
0 |
T18 |
138477 |
14080 |
0 |
0 |
T19 |
930624 |
104363 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T24,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T24,T31,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
60911898 |
0 |
0 |
T1 |
507271 |
338011 |
0 |
0 |
T2 |
309893 |
3121 |
0 |
0 |
T3 |
136243 |
9127 |
0 |
0 |
T13 |
170878 |
241576 |
0 |
0 |
T14 |
662368 |
96118 |
0 |
0 |
T15 |
491060 |
170878 |
0 |
0 |
T16 |
607739 |
90674 |
0 |
0 |
T17 |
368693 |
22189 |
0 |
0 |
T18 |
138477 |
12352 |
0 |
0 |
T19 |
930624 |
96448 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
60911898 |
0 |
0 |
T1 |
507271 |
338011 |
0 |
0 |
T2 |
309893 |
3121 |
0 |
0 |
T3 |
136243 |
9127 |
0 |
0 |
T13 |
170878 |
241576 |
0 |
0 |
T14 |
662368 |
96118 |
0 |
0 |
T15 |
491060 |
170878 |
0 |
0 |
T16 |
607739 |
90674 |
0 |
0 |
T17 |
368693 |
22189 |
0 |
0 |
T18 |
138477 |
12352 |
0 |
0 |
T19 |
930624 |
96448 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T18,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
69477278 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
181767 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
248042 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
69477278 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
181767 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
248042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
37023031 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
59087 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
55308 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
37023031 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
59087 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
55308 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T19,T88 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T18,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T19,T88 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68471262 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
181767 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
248042 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68471262 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
181767 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
248042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
474802387 |
0 |
0 |
T1 |
507271 |
241620 |
0 |
0 |
T2 |
309893 |
42362 |
0 |
0 |
T3 |
136243 |
168886 |
0 |
0 |
T13 |
170878 |
240785 |
0 |
0 |
T14 |
662368 |
939686 |
0 |
0 |
T15 |
491060 |
317809 |
0 |
0 |
T16 |
607739 |
862672 |
0 |
0 |
T17 |
368693 |
191963 |
0 |
0 |
T18 |
138477 |
21058 |
0 |
0 |
T19 |
930624 |
130777 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
842836250 |
0 |
0 |
T1 |
507271 |
241620 |
0 |
0 |
T2 |
309893 |
41858 |
0 |
0 |
T3 |
136243 |
472535 |
0 |
0 |
T13 |
170878 |
240785 |
0 |
0 |
T14 |
662368 |
939686 |
0 |
0 |
T15 |
491060 |
238502 |
0 |
0 |
T16 |
607739 |
862672 |
0 |
0 |
T17 |
368693 |
174243 |
0 |
0 |
T18 |
138477 |
20352 |
0 |
0 |
T19 |
930624 |
436400 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38244482 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
59087 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
55308 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
69487889 |
0 |
0 |
T1 |
507271 |
144085 |
0 |
0 |
T2 |
309893 |
15607 |
0 |
0 |
T3 |
136243 |
181767 |
0 |
0 |
T13 |
170878 |
144085 |
0 |
0 |
T14 |
662368 |
22230 |
0 |
0 |
T15 |
491060 |
44893 |
0 |
0 |
T16 |
607739 |
21692 |
0 |
0 |
T17 |
368693 |
64141 |
0 |
0 |
T18 |
138477 |
4193 |
0 |
0 |
T19 |
930624 |
248042 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
111927206 |
0 |
0 |
T1 |
507271 |
558310 |
0 |
0 |
T2 |
309893 |
5699 |
0 |
0 |
T3 |
136243 |
20239 |
0 |
0 |
T13 |
170878 |
556212 |
0 |
0 |
T14 |
662368 |
227745 |
0 |
0 |
T15 |
491060 |
219897 |
0 |
0 |
T16 |
607739 |
208691 |
0 |
0 |
T17 |
368693 |
22968 |
0 |
0 |
T18 |
138477 |
14726 |
0 |
0 |
T19 |
930624 |
218999 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
199711327 |
0 |
0 |
T1 |
507271 |
558310 |
0 |
0 |
T2 |
309893 |
5699 |
0 |
0 |
T3 |
136243 |
64237 |
0 |
0 |
T13 |
170878 |
556212 |
0 |
0 |
T14 |
662368 |
227745 |
0 |
0 |
T15 |
491060 |
149113 |
0 |
0 |
T16 |
607739 |
208691 |
0 |
0 |
T17 |
368693 |
22968 |
0 |
0 |
T18 |
138477 |
14080 |
0 |
0 |
T19 |
930624 |
104363 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
311715682 |
0 |
0 |
T1 |
507271 |
171380 |
0 |
0 |
T2 |
309893 |
20552 |
0 |
0 |
T3 |
136243 |
72454 |
0 |
0 |
T13 |
170878 |
170755 |
0 |
0 |
T14 |
662368 |
689711 |
0 |
0 |
T15 |
491060 |
44496 |
0 |
0 |
T16 |
607739 |
632289 |
0 |
0 |
T17 |
368693 |
87134 |
0 |
0 |
T18 |
138477 |
2079 |
0 |
0 |
T19 |
930624 |
668066 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
507271 |
507265 |
0 |
0 |
T2 |
309893 |
309801 |
0 |
0 |
T3 |
136243 |
136237 |
0 |
0 |
T13 |
170878 |
170878 |
0 |
0 |
T14 |
662368 |
662359 |
0 |
0 |
T15 |
491060 |
490981 |
0 |
0 |
T16 |
607739 |
607732 |
0 |
0 |
T17 |
368693 |
368638 |
0 |
0 |
T18 |
138477 |
138408 |
0 |
0 |
T19 |
930624 |
930618 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |