| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 350229 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3103034 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 350229 | 0 | 0 | 
| T1 | 274834 | 51 | 0 | 0 | 
| T2 | 201789 | 25 | 0 | 0 | 
| T3 | 138201 | 61 | 0 | 0 | 
| T12 | 960470 | 246 | 0 | 0 | 
| T13 | 237499 | 23 | 0 | 0 | 
| T14 | 465982 | 103 | 0 | 0 | 
| T15 | 724632 | 474 | 0 | 0 | 
| T16 | 956492 | 390 | 0 | 0 | 
| T17 | 16536 | 9 | 0 | 0 | 
| T18 | 130546 | 52 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3103034 | 0 | 0 | 
| T1 | 274834 | 226 | 0 | 0 | 
| T2 | 201789 | 1149 | 0 | 0 | 
| T3 | 138201 | 300 | 0 | 0 | 
| T12 | 960470 | 5427 | 0 | 0 | 
| T13 | 237499 | 123 | 0 | 0 | 
| T14 | 465982 | 3865 | 0 | 0 | 
| T15 | 724632 | 7340 | 0 | 0 | 
| T16 | 956492 | 5542 | 0 | 0 | 
| T17 | 16536 | 31 | 0 | 0 | 
| T18 | 130546 | 278 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |