Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210562163 | 
0 | 
0 | 
| T1 | 
274834 | 
3438 | 
0 | 
0 | 
| T2 | 
201789 | 
225935 | 
0 | 
0 | 
| T3 | 
138201 | 
6278 | 
0 | 
0 | 
| T12 | 
960470 | 
111892 | 
0 | 
0 | 
| T13 | 
237499 | 
9091 | 
0 | 
0 | 
| T14 | 
465982 | 
159162 | 
0 | 
0 | 
| T15 | 
724632 | 
265515 | 
0 | 
0 | 
| T16 | 
956492 | 
986450 | 
0 | 
0 | 
| T17 | 
16536 | 
236 | 
0 | 
0 | 
| T18 | 
130546 | 
7274 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210562163 | 
0 | 
0 | 
| T1 | 
274834 | 
3438 | 
0 | 
0 | 
| T2 | 
201789 | 
225935 | 
0 | 
0 | 
| T3 | 
138201 | 
6278 | 
0 | 
0 | 
| T12 | 
960470 | 
111892 | 
0 | 
0 | 
| T13 | 
237499 | 
9091 | 
0 | 
0 | 
| T14 | 
465982 | 
159162 | 
0 | 
0 | 
| T15 | 
724632 | 
265515 | 
0 | 
0 | 
| T16 | 
956492 | 
986450 | 
0 | 
0 | 
| T17 | 
16536 | 
236 | 
0 | 
0 | 
| T18 | 
130546 | 
7274 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
 | 
unreachable | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
 | 
unreachable | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
6 | 
85.71  | 
| TERNARY | 
130 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T15,T36 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T3,T36,T26 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T14 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
63102676 | 
0 | 
0 | 
| T1 | 
274834 | 
4586 | 
0 | 
0 | 
| T2 | 
201789 | 
20628 | 
0 | 
0 | 
| T3 | 
138201 | 
8100 | 
0 | 
0 | 
| T12 | 
960470 | 
92498 | 
0 | 
0 | 
| T13 | 
237499 | 
1484 | 
0 | 
0 | 
| T14 | 
465982 | 
69138 | 
0 | 
0 | 
| T15 | 
724632 | 
153522 | 
0 | 
0 | 
| T16 | 
956492 | 
96112 | 
0 | 
0 | 
| T17 | 
16536 | 
201 | 
0 | 
0 | 
| T18 | 
130546 | 
7088 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
63102676 | 
0 | 
0 | 
| T1 | 
274834 | 
4586 | 
0 | 
0 | 
| T2 | 
201789 | 
20628 | 
0 | 
0 | 
| T3 | 
138201 | 
8100 | 
0 | 
0 | 
| T12 | 
960470 | 
92498 | 
0 | 
0 | 
| T13 | 
237499 | 
1484 | 
0 | 
0 | 
| T14 | 
465982 | 
69138 | 
0 | 
0 | 
| T15 | 
724632 | 
153522 | 
0 | 
0 | 
| T16 | 
956492 | 
96112 | 
0 | 
0 | 
| T17 | 
16536 | 
201 | 
0 | 
0 | 
| T18 | 
130546 | 
7088 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
71124802 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
47017 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
27758 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
100130 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
71124802 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
47017 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
27758 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
100130 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37325860 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
10450 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
6173 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
22230 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37325860 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
10450 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
6173 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
22230 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T13,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T13,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
70274500 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
47017 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
27758 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
100130 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
70274500 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
47017 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
27758 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
100130 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
479363530 | 
0 | 
0 | 
| T1 | 
274834 | 
30502 | 
0 | 
0 | 
| T2 | 
201789 | 
274112 | 
0 | 
0 | 
| T3 | 
138201 | 
53081 | 
0 | 
0 | 
| T12 | 
960470 | 
467902 | 
0 | 
0 | 
| T13 | 
237499 | 
19168 | 
0 | 
0 | 
| T14 | 
465982 | 
699927 | 
0 | 
0 | 
| T15 | 
724632 | 
104200 | 
0 | 
0 | 
| T16 | 
956492 | 
906960 | 
0 | 
0 | 
| T17 | 
16536 | 
2050 | 
0 | 
0 | 
| T18 | 
130546 | 
66291 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
890094815 | 
0 | 
0 | 
| T1 | 
274834 | 
30185 | 
0 | 
0 | 
| T2 | 
201789 | 
934403 | 
0 | 
0 | 
| T3 | 
138201 | 
48815 | 
0 | 
0 | 
| T12 | 
960470 | 
467902 | 
0 | 
0 | 
| T13 | 
237499 | 
68637 | 
0 | 
0 | 
| T14 | 
465982 | 
684811 | 
0 | 
0 | 
| T15 | 
724632 | 
102112 | 
0 | 
0 | 
| T16 | 
956492 | 
408180 | 
0 | 
0 | 
| T17 | 
16536 | 
2050 | 
0 | 
0 | 
| T18 | 
130546 | 
57761 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
38399756 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
10450 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
6173 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
22230 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
71136603 | 
0 | 
0 | 
| T1 | 
274834 | 
14083 | 
0 | 
0 | 
| T2 | 
201789 | 
47017 | 
0 | 
0 | 
| T3 | 
138201 | 
18855 | 
0 | 
0 | 
| T12 | 
960470 | 
16236 | 
0 | 
0 | 
| T13 | 
237499 | 
27758 | 
0 | 
0 | 
| T14 | 
465982 | 
40105 | 
0 | 
0 | 
| T15 | 
724632 | 
153291 | 
0 | 
0 | 
| T16 | 
956492 | 
100130 | 
0 | 
0 | 
| T17 | 
16536 | 
546 | 
0 | 
0 | 
| T18 | 
130546 | 
22424 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
113543583 | 
0 | 
0 | 
| T1 | 
274834 | 
3438 | 
0 | 
0 | 
| T2 | 
201789 | 
47643 | 
0 | 
0 | 
| T3 | 
138201 | 
6278 | 
0 | 
0 | 
| T12 | 
960470 | 
111892 | 
0 | 
0 | 
| T13 | 
237499 | 
1914 | 
0 | 
0 | 
| T14 | 
465982 | 
159162 | 
0 | 
0 | 
| T15 | 
724632 | 
268910 | 
0 | 
0 | 
| T16 | 
956492 | 
219560 | 
0 | 
0 | 
| T17 | 
16536 | 
236 | 
0 | 
0 | 
| T18 | 
130546 | 
7274 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
210593520 | 
0 | 
0 | 
| T1 | 
274834 | 
3438 | 
0 | 
0 | 
| T2 | 
201789 | 
225935 | 
0 | 
0 | 
| T3 | 
138201 | 
6278 | 
0 | 
0 | 
| T12 | 
960470 | 
111892 | 
0 | 
0 | 
| T13 | 
237499 | 
9091 | 
0 | 
0 | 
| T14 | 
465982 | 
159162 | 
0 | 
0 | 
| T15 | 
724632 | 
265515 | 
0 | 
0 | 
| T16 | 
956492 | 
986450 | 
0 | 
0 | 
| T17 | 
16536 | 
236 | 
0 | 
0 | 
| T18 | 
130546 | 
7274 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
313784189 | 
0 | 
0 | 
| T1 | 
274834 | 
12664 | 
0 | 
0 | 
| T2 | 
201789 | 
144832 | 
0 | 
0 | 
| T3 | 
138201 | 
23682 | 
0 | 
0 | 
| T12 | 
960470 | 
339774 | 
0 | 
0 | 
| T13 | 
237499 | 
6948 | 
0 | 
0 | 
| T14 | 
465982 | 
485544 | 
0 | 
0 | 
| T15 | 
724632 | 
602321 | 
0 | 
0 | 
| T16 | 
956492 | 
665170 | 
0 | 
0 | 
| T17 | 
16536 | 
1268 | 
0 | 
0 | 
| T18 | 
130546 | 
28063 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
274834 | 
274748 | 
0 | 
0 | 
| T2 | 
201789 | 
201781 | 
0 | 
0 | 
| T3 | 
138201 | 
138119 | 
0 | 
0 | 
| T12 | 
960470 | 
960415 | 
0 | 
0 | 
| T13 | 
237499 | 
237442 | 
0 | 
0 | 
| T14 | 
465982 | 
465976 | 
0 | 
0 | 
| T15 | 
724632 | 
724567 | 
0 | 
0 | 
| T16 | 
956492 | 
956482 | 
0 | 
0 | 
| T17 | 
16536 | 
16465 | 
0 | 
0 | 
| T18 | 
130546 | 
130453 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1245 | 
1245 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 |