Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347218 0 0
RunThenComplete_M 2147483647 3111352 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347218 0 0
T1 157628 61 0 0
T2 6029 9 0 0
T3 642696 390 0 0
T4 2770 0 0 0
T12 156720 100 0 0
T13 71770 139 0 0
T14 999148 105 0 0
T15 436532 2265 0 0
T16 479225 246 0 0
T17 0 9 0 0
T18 0 246 0 0
T19 1251 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3111352 0 0
T1 157628 351 0 0
T2 6029 31 0 0
T3 642696 5542 0 0
T4 2770 1 0 0
T12 156720 924 0 0
T13 71770 357 0 0
T14 999148 562 0 0
T15 436532 12979 0 0
T16 479225 5427 0 0
T17 0 31 0 0
T19 1251 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%