Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T17,T65 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
208180632 |
0 |
0 |
T1 |
6136 |
253 |
0 |
0 |
T2 |
267312 |
0 |
0 |
0 |
T3 |
5912 |
239 |
0 |
0 |
T13 |
367856 |
23080 |
0 |
0 |
T14 |
135675 |
159513 |
0 |
0 |
T15 |
16169 |
233 |
0 |
0 |
T16 |
599915 |
206144 |
0 |
0 |
T17 |
85312 |
24624 |
0 |
0 |
T18 |
431648 |
452241 |
0 |
0 |
T19 |
0 |
232 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
T64 |
0 |
241 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
208180632 |
0 |
0 |
T1 |
6136 |
253 |
0 |
0 |
T2 |
267312 |
0 |
0 |
0 |
T3 |
5912 |
239 |
0 |
0 |
T13 |
367856 |
23080 |
0 |
0 |
T14 |
135675 |
159513 |
0 |
0 |
T15 |
16169 |
233 |
0 |
0 |
T16 |
599915 |
206144 |
0 |
0 |
T17 |
85312 |
24624 |
0 |
0 |
T18 |
431648 |
452241 |
0 |
0 |
T19 |
0 |
232 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
T64 |
0 |
241 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T23,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
62083860 |
0 |
0 |
T1 |
6136 |
706 |
0 |
0 |
T2 |
267312 |
15738 |
0 |
0 |
T3 |
5912 |
733 |
0 |
0 |
T13 |
367856 |
21029 |
0 |
0 |
T14 |
135675 |
114971 |
0 |
0 |
T15 |
16169 |
215 |
0 |
0 |
T16 |
599915 |
90674 |
0 |
0 |
T17 |
85312 |
28054 |
0 |
0 |
T18 |
431648 |
290565 |
0 |
0 |
T19 |
0 |
230 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
62083860 |
0 |
0 |
T1 |
6136 |
706 |
0 |
0 |
T2 |
267312 |
15738 |
0 |
0 |
T3 |
5912 |
733 |
0 |
0 |
T13 |
367856 |
21029 |
0 |
0 |
T14 |
135675 |
114971 |
0 |
0 |
T15 |
16169 |
215 |
0 |
0 |
T16 |
599915 |
90674 |
0 |
0 |
T17 |
85312 |
28054 |
0 |
0 |
T18 |
431648 |
290565 |
0 |
0 |
T19 |
0 |
230 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
72483175 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
72483175 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
37140419 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
37140419 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T91,T93,T24 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T91,T93,T24 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
71150716 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
71150716 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
483460264 |
0 |
0 |
T1 |
6136 |
2127 |
0 |
0 |
T2 |
267312 |
11762 |
0 |
0 |
T3 |
5912 |
2071 |
0 |
0 |
T13 |
367856 |
198858 |
0 |
0 |
T14 |
135675 |
662453 |
0 |
0 |
T15 |
16169 |
2046 |
0 |
0 |
T16 |
599915 |
852486 |
0 |
0 |
T17 |
85312 |
53609 |
0 |
0 |
T18 |
431648 |
204505 |
0 |
0 |
T20 |
39696 |
576 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
877105073 |
0 |
0 |
T1 |
6136 |
2127 |
0 |
0 |
T2 |
267312 |
11762 |
0 |
0 |
T3 |
5912 |
2071 |
0 |
0 |
T13 |
367856 |
173748 |
0 |
0 |
T14 |
135675 |
662453 |
0 |
0 |
T15 |
16169 |
2046 |
0 |
0 |
T16 |
599915 |
852486 |
0 |
0 |
T17 |
85312 |
40477 |
0 |
0 |
T18 |
431648 |
204505 |
0 |
0 |
T20 |
39696 |
576 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38342764 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
72489770 |
0 |
0 |
T1 |
6136 |
546 |
0 |
0 |
T2 |
267312 |
9426 |
0 |
0 |
T3 |
5912 |
546 |
0 |
0 |
T13 |
367856 |
63533 |
0 |
0 |
T14 |
135675 |
19220 |
0 |
0 |
T15 |
16169 |
546 |
0 |
0 |
T16 |
599915 |
21692 |
0 |
0 |
T17 |
85312 |
8227 |
0 |
0 |
T18 |
431648 |
189700 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
113705604 |
0 |
0 |
T1 |
6136 |
253 |
0 |
0 |
T2 |
267312 |
0 |
0 |
0 |
T3 |
5912 |
239 |
0 |
0 |
T13 |
367856 |
23080 |
0 |
0 |
T14 |
135675 |
159513 |
0 |
0 |
T15 |
16169 |
233 |
0 |
0 |
T16 |
599915 |
206144 |
0 |
0 |
T17 |
85312 |
36283 |
0 |
0 |
T18 |
431648 |
452241 |
0 |
0 |
T19 |
0 |
232 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
T64 |
0 |
241 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
208207055 |
0 |
0 |
T1 |
6136 |
253 |
0 |
0 |
T2 |
267312 |
0 |
0 |
0 |
T3 |
5912 |
239 |
0 |
0 |
T13 |
367856 |
23080 |
0 |
0 |
T14 |
135675 |
159513 |
0 |
0 |
T15 |
16169 |
233 |
0 |
0 |
T16 |
599915 |
206144 |
0 |
0 |
T17 |
85312 |
24624 |
0 |
0 |
T18 |
431648 |
452241 |
0 |
0 |
T19 |
0 |
232 |
0 |
0 |
T20 |
39696 |
0 |
0 |
0 |
T64 |
0 |
241 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
316104094 |
0 |
0 |
T1 |
6136 |
1328 |
0 |
0 |
T2 |
267312 |
2336 |
0 |
0 |
T3 |
5912 |
1286 |
0 |
0 |
T13 |
367856 |
87135 |
0 |
0 |
T14 |
135675 |
483720 |
0 |
0 |
T15 |
16169 |
1267 |
0 |
0 |
T16 |
599915 |
624650 |
0 |
0 |
T17 |
85312 |
7626 |
0 |
0 |
T18 |
431648 |
140311 |
0 |
0 |
T20 |
39696 |
576 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6136 |
6069 |
0 |
0 |
T2 |
267312 |
267235 |
0 |
0 |
T3 |
5912 |
5844 |
0 |
0 |
T13 |
367856 |
367796 |
0 |
0 |
T14 |
135675 |
135665 |
0 |
0 |
T15 |
16169 |
16119 |
0 |
0 |
T16 |
599915 |
599909 |
0 |
0 |
T17 |
85312 |
85237 |
0 |
0 |
T18 |
431648 |
431639 |
0 |
0 |
T20 |
39696 |
39643 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1247 |
1247 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |