Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 349371 0 0
RunThenComplete_M 2147483647 3111839 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 349371 0 0
T1 69504 7 0 0
T2 177222 16 0 0
T3 214252 2265 0 0
T4 3894 0 0 0
T12 268060 378 0 0
T13 16321 9 0 0
T14 155359 66 0 0
T15 970506 390 0 0
T16 144793 2265 0 0
T17 349577 42 0 0
T18 0 109 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3111839 0 0
T1 69504 46 0 0
T2 177222 97 0 0
T3 214252 12979 0 0
T4 3894 0 0 0
T12 268060 8145 0 0
T13 16321 31 0 0
T14 155359 359 0 0
T15 970506 5542 0 0
T16 144793 12979 0 0
T17 349577 212 0 0
T18 0 532 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%