Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
202384303 | 
0 | 
0 | 
| T1 | 
69504 | 
3520 | 
0 | 
0 | 
| T2 | 
177222 | 
10676 | 
0 | 
0 | 
| T3 | 
214252 | 
201469 | 
0 | 
0 | 
| T4 | 
3894 | 
14 | 
0 | 
0 | 
| T12 | 
268060 | 
300323 | 
0 | 
0 | 
| T13 | 
16321 | 
239 | 
0 | 
0 | 
| T14 | 
155359 | 
8674 | 
0 | 
0 | 
| T15 | 
970506 | 
100180 | 
0 | 
0 | 
| T16 | 
144793 | 
451265 | 
0 | 
0 | 
| T17 | 
349577 | 
18282 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
202384303 | 
0 | 
0 | 
| T1 | 
69504 | 
3520 | 
0 | 
0 | 
| T2 | 
177222 | 
10676 | 
0 | 
0 | 
| T3 | 
214252 | 
201469 | 
0 | 
0 | 
| T4 | 
3894 | 
14 | 
0 | 
0 | 
| T12 | 
268060 | 
300323 | 
0 | 
0 | 
| T13 | 
16321 | 
239 | 
0 | 
0 | 
| T14 | 
155359 | 
8674 | 
0 | 
0 | 
| T15 | 
970506 | 
100180 | 
0 | 
0 | 
| T16 | 
144793 | 
451265 | 
0 | 
0 | 
| T17 | 
349577 | 
18282 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
 | 
unreachable | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
 | 
unreachable | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
 | 
unreachable | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
6 | 
85.71  | 
| TERNARY | 
130 | 
1 | 
1 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
1 | 
1 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Unreachable | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T12,T26,T27 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T26,T27,T82 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T12 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T12,T14 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T12 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
62844643 | 
0 | 
0 | 
| T1 | 
69504 | 
829 | 
0 | 
0 | 
| T2 | 
177222 | 
1103 | 
0 | 
0 | 
| T3 | 
214252 | 
195716 | 
0 | 
0 | 
| T4 | 
3894 | 
0 | 
0 | 
0 | 
| T12 | 
268060 | 
232340 | 
0 | 
0 | 
| T13 | 
16321 | 
192 | 
0 | 
0 | 
| T14 | 
155359 | 
8549 | 
0 | 
0 | 
| T15 | 
970506 | 
96112 | 
0 | 
0 | 
| T16 | 
144793 | 
195717 | 
0 | 
0 | 
| T17 | 
349577 | 
3756 | 
0 | 
0 | 
| T18 | 
0 | 
13683 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
62844643 | 
0 | 
0 | 
| T1 | 
69504 | 
829 | 
0 | 
0 | 
| T2 | 
177222 | 
1103 | 
0 | 
0 | 
| T3 | 
214252 | 
195716 | 
0 | 
0 | 
| T4 | 
3894 | 
0 | 
0 | 
0 | 
| T12 | 
268060 | 
232340 | 
0 | 
0 | 
| T13 | 
16321 | 
192 | 
0 | 
0 | 
| T14 | 
155359 | 
8549 | 
0 | 
0 | 
| T15 | 
970506 | 
96112 | 
0 | 
0 | 
| T16 | 
144793 | 
195717 | 
0 | 
0 | 
| T17 | 
349577 | 
3756 | 
0 | 
0 | 
| T18 | 
0 | 
13683 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
69485676 | 
0 | 
0 | 
| T1 | 
69504 | 
7768 | 
0 | 
0 | 
| T2 | 
177222 | 
29562 | 
0 | 
0 | 
| T3 | 
214252 | 
852587 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
99376 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
53843 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
69485676 | 
0 | 
0 | 
| T1 | 
69504 | 
7768 | 
0 | 
0 | 
| T2 | 
177222 | 
29562 | 
0 | 
0 | 
| T3 | 
214252 | 
852587 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
99376 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
53843 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37208788 | 
0 | 
0 | 
| T1 | 
69504 | 
1744 | 
0 | 
0 | 
| T2 | 
177222 | 
6521 | 
0 | 
0 | 
| T3 | 
214252 | 
189700 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
22230 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
11980 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37208788 | 
0 | 
0 | 
| T1 | 
69504 | 
1744 | 
0 | 
0 | 
| T2 | 
177222 | 
6521 | 
0 | 
0 | 
| T3 | 
214252 | 
189700 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
22230 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
11980 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68891112 | 
0 | 
0 | 
| T1 | 
69504 | 
7768 | 
0 | 
0 | 
| T2 | 
177222 | 
29562 | 
0 | 
0 | 
| T3 | 
214252 | 
852587 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
99376 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
53843 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
68891112 | 
0 | 
0 | 
| T1 | 
69504 | 
7768 | 
0 | 
0 | 
| T2 | 
177222 | 
29562 | 
0 | 
0 | 
| T3 | 
214252 | 
852587 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
99376 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
53843 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
475273796 | 
0 | 
0 | 
| T1 | 
69504 | 
6136 | 
0 | 
0 | 
| T2 | 
177222 | 
18826 | 
0 | 
0 | 
| T3 | 
214252 | 
201976 | 
0 | 
0 | 
| T4 | 
3894 | 
194 | 
0 | 
0 | 
| T12 | 
268060 | 
151767 | 
0 | 
0 | 
| T13 | 
16321 | 
2065 | 
0 | 
0 | 
| T14 | 
155359 | 
77471 | 
0 | 
0 | 
| T15 | 
970506 | 
920572 | 
0 | 
0 | 
| T16 | 
144793 | 
203575 | 
0 | 
0 | 
| T17 | 
349577 | 
37648 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
851636496 | 
0 | 
0 | 
| T1 | 
69504 | 
23953 | 
0 | 
0 | 
| T2 | 
177222 | 
76923 | 
0 | 
0 | 
| T3 | 
214252 | 
908489 | 
0 | 
0 | 
| T4 | 
3894 | 
194 | 
0 | 
0 | 
| T12 | 
268060 | 
124145 | 
0 | 
0 | 
| T13 | 
16321 | 
2065 | 
0 | 
0 | 
| T14 | 
155359 | 
68179 | 
0 | 
0 | 
| T15 | 
970506 | 
414194 | 
0 | 
0 | 
| T16 | 
144793 | 
203575 | 
0 | 
0 | 
| T17 | 
349577 | 
134378 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
37944332 | 
0 | 
0 | 
| T1 | 
69504 | 
1744 | 
0 | 
0 | 
| T2 | 
177222 | 
6521 | 
0 | 
0 | 
| T3 | 
214252 | 
189700 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
22230 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
11980 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
69495935 | 
0 | 
0 | 
| T1 | 
69504 | 
7768 | 
0 | 
0 | 
| T2 | 
177222 | 
29562 | 
0 | 
0 | 
| T3 | 
214252 | 
852587 | 
0 | 
0 | 
| T4 | 
3894 | 
84 | 
0 | 
0 | 
| T12 | 
268060 | 
113582 | 
0 | 
0 | 
| T13 | 
16321 | 
546 | 
0 | 
0 | 
| T14 | 
155359 | 
26034 | 
0 | 
0 | 
| T15 | 
970506 | 
99376 | 
0 | 
0 | 
| T16 | 
144793 | 
189700 | 
0 | 
0 | 
| T17 | 
349577 | 
53843 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
113671730 | 
0 | 
0 | 
| T1 | 
69504 | 
804 | 
0 | 
0 | 
| T2 | 
177222 | 
2286 | 
0 | 
0 | 
| T3 | 
214252 | 
447473 | 
0 | 
0 | 
| T4 | 
3894 | 
14 | 
0 | 
0 | 
| T12 | 
268060 | 
318556 | 
0 | 
0 | 
| T13 | 
16321 | 
239 | 
0 | 
0 | 
| T14 | 
155359 | 
8674 | 
0 | 
0 | 
| T15 | 
970506 | 
222956 | 
0 | 
0 | 
| T16 | 
144793 | 
451265 | 
0 | 
0 | 
| T17 | 
349577 | 
3787 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
202411970 | 
0 | 
0 | 
| T1 | 
69504 | 
3520 | 
0 | 
0 | 
| T2 | 
177222 | 
10676 | 
0 | 
0 | 
| T3 | 
214252 | 
201469 | 
0 | 
0 | 
| T4 | 
3894 | 
14 | 
0 | 
0 | 
| T12 | 
268060 | 
300323 | 
0 | 
0 | 
| T13 | 
16321 | 
239 | 
0 | 
0 | 
| T14 | 
155359 | 
8674 | 
0 | 
0 | 
| T15 | 
970506 | 
100180 | 
0 | 
0 | 
| T16 | 
144793 | 
451265 | 
0 | 
0 | 
| T17 | 
349577 | 
18282 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
311938924 | 
0 | 
0 | 
| T1 | 
69504 | 
2703 | 
0 | 
0 | 
| T2 | 
177222 | 
8146 | 
0 | 
0 | 
| T3 | 
214252 | 
138259 | 
0 | 
0 | 
| T4 | 
3894 | 
96 | 
0 | 
0 | 
| T12 | 
268060 | 
827547 | 
0 | 
0 | 
| T13 | 
16321 | 
1280 | 
0 | 
0 | 
| T14 | 
155359 | 
33471 | 
0 | 
0 | 
| T15 | 
970506 | 
675386 | 
0 | 
0 | 
| T16 | 
144793 | 
139479 | 
0 | 
0 | 
| T17 | 
349577 | 
13534 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
69504 | 
69364 | 
0 | 
0 | 
| T2 | 
177222 | 
177144 | 
0 | 
0 | 
| T3 | 
214252 | 
214251 | 
0 | 
0 | 
| T4 | 
3894 | 
3763 | 
0 | 
0 | 
| T12 | 
268060 | 
267977 | 
0 | 
0 | 
| T13 | 
16321 | 
16226 | 
0 | 
0 | 
| T14 | 
155359 | 
155284 | 
0 | 
0 | 
| T15 | 
970506 | 
970496 | 
0 | 
0 | 
| T16 | 
144793 | 
144793 | 
0 | 
0 | 
| T17 | 
349577 | 
349512 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1244 | 
1244 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 |