Line Coverage for Module : 
kmac_app
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 187 | 177 | 94.65 | 
| ALWAYS | 294 | 6 | 4 | 66.67 | 
| ALWAYS | 308 | 0 | 0 |  | 
| ALWAYS | 308 | 4 | 4 | 100.00 | 
| ALWAYS | 333 | 6 | 6 | 100.00 | 
| ALWAYS | 352 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| ALWAYS | 380 | 3 | 3 | 100.00 | 
| ALWAYS | 389 | 3 | 3 | 100.00 | 
| ALWAYS | 392 | 1 | 0 | 0.00 | 
| ALWAYS | 397 | 73 | 67 | 91.78 | 
| ALWAYS | 604 | 18 | 18 | 100.00 | 
| ALWAYS | 648 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 668 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 679 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 690 | 1 | 1 | 100.00 | 
| ALWAYS | 712 | 13 | 13 | 100.00 | 
| ALWAYS | 737 | 6 | 6 | 100.00 | 
| ALWAYS | 765 | 3 | 3 | 100.00 | 
| ALWAYS | 775 | 11 | 11 | 100.00 | 
| ALWAYS | 805 | 8 | 7 | 87.50 | 
| ALWAYS | 834 | 16 | 16 | 100.00 | 
| ALWAYS | 861 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 294 | 
2 | 
2 | 
| 295 | 
1 | 
2 | 
| 296 | 
1 | 
2 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 310 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 333 | 
2 | 
2 | 
| 334 | 
2 | 
2 | 
| 335 | 
2 | 
2 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 352 | 
1 | 
1 | 
| 353 | 
1 | 
1 | 
| 354 | 
1 | 
1 | 
| 376 | 
1 | 
1 | 
| 377 | 
1 | 
1 | 
| 380 | 
2 | 
2 | 
| 381 | 
1 | 
1 | 
| 389 | 
3 | 
3 | 
| 392 | 
0 | 
1 | 
| 397 | 
1 | 
1 | 
| 399 | 
1 | 
1 | 
| 402 | 
1 | 
1 | 
| 403 | 
1 | 
1 | 
| 406 | 
1 | 
1 | 
| 409 | 
1 | 
1 | 
| 412 | 
1 | 
1 | 
| 413 | 
1 | 
1 | 
| 415 | 
1 | 
1 | 
| 416 | 
1 | 
1 | 
| 419 | 
1 | 
1 | 
| 420 | 
1 | 
1 | 
| 422 | 
1 | 
1 | 
| 424 | 
1 | 
1 | 
| 425 | 
1 | 
1 | 
| 428 | 
1 | 
1 | 
| 429 | 
1 | 
1 | 
| 430 | 
1 | 
1 | 
| 432 | 
1 | 
1 | 
| 434 | 
1 | 
1 | 
| 439 | 
1 | 
1 | 
| 446 | 
0 | 
1 | 
| 448 | 
0 | 
1 | 
| 450 | 
1 | 
1 | 
| 452 | 
1 | 
1 | 
| 459 | 
1 | 
1 | 
| 462 | 
1 | 
1 | 
| 467 | 
1 | 
1 | 
| 468 | 
1 | 
1 | 
| 469 | 
1 | 
1 | 
| 470 | 
1 | 
1 | 
| 472 | 
1 | 
1 | 
| 475 | 
1 | 
1 | 
| 480 | 
1 | 
1 | 
| 482 | 
1 | 
1 | 
| 483 | 
1 | 
1 | 
| 485 | 
1 | 
1 | 
| 490 | 
1 | 
1 | 
| 491 | 
1 | 
1 | 
| 495 | 
1 | 
1 | 
| 497 | 
1 | 
1 | 
| 498 | 
1 | 
1 | 
| 500 | 
1 | 
1 | 
| 502 | 
1 | 
1 | 
| 507 | 
1 | 
1 | 
| 509 | 
1 | 
1 | 
| 510 | 
1 | 
1 | 
| 512 | 
1 | 
1 | 
| 513 | 
1 | 
1 | 
| 515 | 
1 | 
1 | 
| 520 | 
1 | 
1 | 
| 524 | 
1 | 
1 | 
| 525 | 
1 | 
1 | 
| 526 | 
1 | 
1 | 
| 531 | 
1 | 
1 | 
| 533 | 
1 | 
1 | 
| 535 | 
1 | 
1 | 
| 536 | 
1 | 
1 | 
| 539 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 542 | 
1 | 
1 | 
| 544 | 
1 | 
1 | 
| 546 | 
1 | 
1 | 
| 550 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 559 | 
0 | 
1 | 
| 561 | 
0 | 
1 | 
| 562 | 
0 | 
1 | 
| 567 | 
1 | 
1 | 
| 568 | 
1 | 
1 | 
| 569 | 
1 | 
1 | 
| 570 | 
1 | 
1 | 
| 571 | 
1 | 
1 | 
| 583 | 
1 | 
1 | 
| 584 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 604 | 
1 | 
1 | 
| 605 | 
1 | 
1 | 
| 607 | 
1 | 
1 | 
| 608 | 
1 | 
1 | 
| 609 | 
1 | 
1 | 
| 611 | 
1 | 
1 | 
| 614 | 
1 | 
1 | 
| 615 | 
1 | 
1 | 
| 617 | 
1 | 
1 | 
| 618 | 
1 | 
1 | 
| 620 | 
1 | 
1 | 
| 625 | 
1 | 
1 | 
| 626 | 
1 | 
1 | 
| 627 | 
1 | 
1 | 
| 631 | 
1 | 
1 | 
| 632 | 
1 | 
1 | 
| 633 | 
1 | 
1 | 
| 634 | 
1 | 
1 | 
| 648 | 
1 | 
1 | 
| 650 | 
1 | 
1 | 
| 652 | 
1 | 
1 | 
| 657 | 
1 | 
1 | 
| 659 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 668 | 
1 | 
1 | 
| 679 | 
1 | 
1 | 
| 690 | 
1 | 
1 | 
| 712 | 
1 | 
1 | 
| 713 | 
1 | 
1 | 
| 714 | 
1 | 
1 | 
| 716 | 
1 | 
1 | 
| 717 | 
1 | 
1 | 
| 720 | 
1 | 
1 | 
| 721 | 
1 | 
1 | 
| 722 | 
1 | 
1 | 
| 723 | 
1 | 
1 | 
| 724 | 
1 | 
1 | 
| 725 | 
1 | 
1 | 
| 726 | 
1 | 
1 | 
| 727 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 737 | 
1 | 
1 | 
| 738 | 
1 | 
1 | 
| 739 | 
1 | 
1 | 
| 742 | 
1 | 
1 | 
| 745 | 
1 | 
1 | 
| 747 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 765 | 
1 | 
1 | 
| 766 | 
1 | 
1 | 
| 767 | 
1 | 
1 | 
| 775 | 
1 | 
1 | 
| 776 | 
1 | 
1 | 
| 777 | 
1 | 
1 | 
| 780 | 
1 | 
1 | 
| 782 | 
1 | 
1 | 
| 783 | 
1 | 
1 | 
| 784 | 
1 | 
1 | 
| 789 | 
1 | 
1 | 
| 790 | 
1 | 
1 | 
| 791 | 
1 | 
1 | 
| 792 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 805 | 
1 | 
1 | 
| 807 | 
1 | 
1 | 
| 810 | 
1 | 
1 | 
| 811 | 
1 | 
1 | 
| 812 | 
1 | 
1 | 
| 813 | 
0 | 
1 | 
| 815 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 822 | 
1 | 
1 | 
| 834 | 
1 | 
1 | 
| 835 | 
1 | 
1 | 
| 836 | 
1 | 
1 | 
| 837 | 
1 | 
1 | 
| 838 | 
1 | 
1 | 
| 840 | 
1 | 
1 | 
| 841 | 
1 | 
1 | 
| 842 | 
1 | 
1 | 
| 843 | 
1 | 
1 | 
| 844 | 
1 | 
1 | 
| 845 | 
1 | 
1 | 
| 847 | 
1 | 
1 | 
| 848 | 
1 | 
1 | 
| 849 | 
1 | 
1 | 
| 850 | 
1 | 
1 | 
| 851 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 861 | 
1 | 
1 | 
| 862 | 
1 | 
1 | 
| 863 | 
1 | 
1 | 
Cond Coverage for Module : 
kmac_app
 | Total | Covered | Percent | 
| Conditions | 57 | 50 | 87.72 | 
| Logical | 57 | 50 | 87.72 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       309
 EXPRESSION (i == app_id)
            ------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       310
 EXPRESSION (app_data_ready | fsm_data_ready)
             -------1------   -------2------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T21,T22 | 
| 1 | 0 | Covered | T1,T18,T23 | 
 LINE       310
 EXPRESSION (app_digest_done | fsm_digest_done_q)
             -------1-------   --------2--------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T22,T24,T25 | 
| 1 | 0 | Covered | T1,T18,T23 | 
 LINE       310
 EXPRESSION (error_i | fsm_digest_done_q | sparse_fsm_error_o | service_rejected_error)
             ---1---   --------2--------   ---------3--------   -----------4----------
| -1- | -2- | -3- | -4- | Status | Tests |                       
| 0 | 0 | 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 0 | 0 | 1 | Not Covered |  | 
| 0 | 0 | 1 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | 0 | 0 | Covered | T22,T24,T25 | 
| 1 | 0 | 0 | 0 | Covered | T18,T26,T27 | 
 LINE       429
 EXPRESSION (sw_cmd_i == CmdStart)
            -----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       450
 EXPRESSION ((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && ((!keymgr_key_i.valid)))
             ---------------------1--------------------    -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T18,T23 | 
| 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | Covered | T20,T21,T22 | 
 LINE       450
 SUB-EXPRESSION (kmac_pkg::AppCfg[app_id].Mode == AppKMAC)
                ---------------------1--------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       468
 EXPRESSION (app_i[app_id].valid && app_o[app_id].ready && app_i[app_id].last)
             ---------1---------    ---------2---------    ---------3--------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T23,T28,T29 | 
| 1 | 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | 1 | Covered | T1,T18,T23 | 
 LINE       469
 EXPRESSION (kmac_pkg::AppCfg[app_id].Mode == AppKMAC)
            ---------------------1--------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       482
 EXPRESSION (kmac_valid_o && kmac_ready_i)
             ------1-----    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable | T18,T23,T29 | 
| 1 | 1 | Covered | T1,T18,T23 | 
 LINE       512
 EXPRESSION (sw_cmd_i == CmdDone)
            ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       542
 EXPRESSION (app_i[app_id].valid && app_i[app_id].last)
             ---------1---------    ---------2--------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T20,T21,T22 | 
| 1 | 1 | Covered | T22,T24,T25 | 
 LINE       650
 EXPRESSION ((mux_sel_buf_err_check != SelSw) && sw_valid_i)
             ----------------1---------------    -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T30,T31 | 
 LINE       650
 SUB-EXPRESSION (mux_sel_buf_err_check != SelSw)
                ----------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       657
 EXPRESSION (app_active_o && (sw_cmd_i != CmdNone))
             ------1-----    ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | Covered | T31,T32,T33 | 
 LINE       657
 SUB-EXPRESSION (sw_cmd_i != CmdNone)
                ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       811
 EXPRESSION (app_id == i)
            ------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       812
 EXPRESSION (kmac_pkg::AppCfg[i].PrefixMode == 1'b0)
            --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       844
 EXPRESSION ((kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC) ? 1'b1 : 1'b0)
             ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       844
 SUB-EXPRESSION (kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC)
                ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       845
 EXPRESSION ((kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3) ? Sha3 : CShake)
             ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       845
 SUB-EXPRESSION (kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3)
                ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       848
 EXPRESSION (st == StIdle)
            -------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
FSM Coverage for Module : 
kmac_app
Summary for FSM :: st
 | Total | Covered | Percent |  | 
| States | 
11 | 
10 | 
90.91  | 
(Not included in score) | 
| Transitions | 
25 | 
15 | 
60.00  | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: st
| states | Line No. | Covered | Tests | 
| StAppCfg | 
425 | 
Covered | 
T1,T18,T23 | 
| StAppMsg | 
459 | 
Covered | 
T1,T18,T23 | 
| StAppOutLen | 
470 | 
Covered | 
T1,T18,T23 | 
| StAppProcess | 
472 | 
Covered | 
T1,T18,T23 | 
| StAppWait | 
491 | 
Covered | 
T1,T18,T23 | 
| StError | 
446 | 
Covered | 
T20,T21,T22 | 
| StIdle | 
434 | 
Covered | 
T1,T2,T3 | 
| StKeyMgrErrKeyNotValid | 
452 | 
Covered | 
T20,T21,T22 | 
| StServiceRejectedError | 
550 | 
Not Covered | 
 | 
| StSw | 
430 | 
Covered | 
T1,T2,T3 | 
| StTerminalError | 
584 | 
Covered | 
T4,T5,T6 | 
| transitions | Line No. | Covered | Tests | 
| StAppCfg->StAppMsg | 
459 | 
Covered | 
T1,T18,T23 | 
| StAppCfg->StError | 
446 | 
Not Covered | 
 | 
| StAppCfg->StKeyMgrErrKeyNotValid | 
452 | 
Covered | 
T20,T21,T22 | 
| StAppCfg->StTerminalError | 
584 | 
Not Covered | 
 | 
| StAppMsg->StAppOutLen | 
470 | 
Covered | 
T1,T18,T23 | 
| StAppMsg->StAppProcess | 
472 | 
Covered | 
T1,T18,T23 | 
| StAppMsg->StTerminalError | 
584 | 
Covered | 
T34,T35,T36 | 
| StAppOutLen->StAppProcess | 
483 | 
Covered | 
T1,T18,T23 | 
| StAppOutLen->StTerminalError | 
584 | 
Not Covered | 
 | 
| StAppProcess->StAppWait | 
491 | 
Covered | 
T1,T18,T23 | 
| StAppProcess->StTerminalError | 
584 | 
Not Covered | 
 | 
| StAppWait->StIdle | 
497 | 
Covered | 
T1,T18,T23 | 
| StAppWait->StTerminalError | 
584 | 
Not Covered | 
 | 
| StError->StIdle | 
536 | 
Covered | 
T20,T21,T22 | 
| StError->StServiceRejectedError | 
550 | 
Not Covered | 
 | 
| StError->StTerminalError | 
584 | 
Not Covered | 
 | 
| StIdle->StAppCfg | 
425 | 
Covered | 
T1,T18,T23 | 
| StIdle->StSw | 
430 | 
Covered | 
T1,T2,T3 | 
| StIdle->StTerminalError | 
584 | 
Covered | 
T10,T37,T11 | 
| StKeyMgrErrKeyNotValid->StError | 
520 | 
Covered | 
T20,T21,T22 | 
| StKeyMgrErrKeyNotValid->StTerminalError | 
584 | 
Not Covered | 
 | 
| StServiceRejectedError->StIdle | 
559 | 
Not Covered | 
 | 
| StServiceRejectedError->StTerminalError | 
584 | 
Not Covered | 
 | 
| StSw->StIdle | 
513 | 
Covered | 
T1,T2,T3 | 
| StSw->StTerminalError | 
584 | 
Covered | 
T4,T5,T6 | 
Branch Coverage for Module : 
kmac_app
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
71 | 
65 | 
91.55  | 
| IF | 
294 | 
4 | 
2 | 
50.00  | 
| IF | 
309 | 
2 | 
2 | 
100.00 | 
| IF | 
333 | 
4 | 
4 | 
100.00 | 
| IF | 
380 | 
2 | 
2 | 
100.00 | 
| IF | 
389 | 
2 | 
2 | 
100.00 | 
| CASE | 
422 | 
25 | 
22 | 
88.00  | 
| IF | 
583 | 
2 | 
2 | 
100.00 | 
| CASE | 
611 | 
4 | 
4 | 
100.00 | 
| IF | 
650 | 
3 | 
3 | 
100.00 | 
| IF | 
714 | 
3 | 
3 | 
100.00 | 
| IF | 
739 | 
2 | 
2 | 
100.00 | 
| CASE | 
780 | 
4 | 
4 | 
100.00 | 
| CASE | 
807 | 
3 | 
3 | 
100.00 | 
| IF | 
834 | 
8 | 
7 | 
87.50  | 
| CASE | 
861 | 
3 | 
3 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	294	if ((!rst_ni))
-2-:	295	if (service_rejected_error_set)
-3-:	296	if (service_rejected_error_clr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Not Covered | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	309	if ((i == app_id))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	333	if ((!rst_ni))
-2-:	334	if (clr_appid)
-3-:	335	if (set_appid)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	380	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	389	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	422	case (st)
-2-:	424	if (arb_valid)
-3-:	429	if ((sw_cmd_i == CmdStart))
-4-:	439	if (((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && prim_mubi_pkg::mubi4_test_false_strict(entropy_ready_i)))
-5-:	450	if (((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && (!keymgr_key_i.valid)))
-6-:	468	if (((app_i[app_id].valid && app_o[app_id].ready) && app_i[app_id].last))
-7-:	469	if ((kmac_pkg::AppCfg[app_id].Mode == AppKMAC))
-8-:	482	if ((kmac_valid_o && kmac_ready_i))
-9-:	495	if (prim_mubi_pkg::mubi4_test_true_strict(absorbed_i))
-10-:	512	if ((sw_cmd_i == CmdDone))
-11-:	535	if (err_processed_i)
-12-:	542	if ((app_i[app_id].valid && app_i[app_id].last))
-13-:	546	if (service_rejected_error)
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | -9- | -10- | -11- | -12- | -13- | Status | Tests | 
| StIdle  | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StIdle  | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StIdle  | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StAppCfg  | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
| StAppCfg  | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StAppCfg  | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
1 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
1 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppOutLen  | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppOutLen  | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T18,T23,T29 | 
| StAppProcess  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StSw  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StSw  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StKeyMgrErrKeyNotValid  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
1 | 
Not Covered | 
 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
0 | 
Covered | 
T22,T24,T25 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
Covered | 
T20,T21,T22 | 
| StServiceRejectedError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
| StTerminalError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T4,T5,T6 | 
| default | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T10,T11,T12 | 
	LineNo.	Expression
-1-:	583	if (lc_ctrl_pkg::lc_tx_test_true_loose(lc_escalate_en_i))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	611	case (mux_sel_buf_kmac)
Branches:
| -1- | Status | Tests | 
| SelApp  | 
Covered | 
T1,T18,T23 | 
| SelOutLen  | 
Covered | 
T1,T18,T23 | 
| SelSw  | 
Covered | 
T1,T2,T3 | 
| default | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	650	if (((mux_sel_buf_err_check != SelSw) && sw_valid_i))
-2-:	657	if ((app_active_o && (sw_cmd_i != CmdNone)))
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T4,T30,T31 | 
| 0 | 
1 | 
Covered | 
T31,T32,T33 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	714	if (((mux_sel_buf_output == SelSw) && lc_ctrl_pkg::lc_tx_test_false_strict(lc_escalate_en_i)))
-2-:	720	if (keymgr_key_en_i)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
1 | 
Covered | 
T1,T3,T18 | 
| 1 | 
0 | 
Covered | 
T1,T2,T13 | 
| 0 | 
- | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	739	if ((((st == StAppWait) && prim_mubi_pkg::mubi4_test_true_strict(absorbed_i)) && lc_ctrl_pkg::lc_tx_test_false_strict(lc_escalate_en_i)))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T18,T23 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	780	case (st)
-2-:	789	if (keymgr_key_en_i)
Branches:
| -1- | -2- | Status | Tests | 
| StAppCfg StAppMsg StAppOutLen StAppProcess StAppWait  | 
- | 
Covered | 
T1,T18,T23 | 
| StSw  | 
1 | 
Covered | 
T1,T3,T18 | 
| StSw  | 
0 | 
Covered | 
T1,T2,T13 | 
| default | 
- | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	807	case (st)
Branches:
| -1- | Status | Tests | 
| StAppCfg StAppMsg StAppOutLen StAppProcess StAppWait  | 
Covered | 
T1,T18,T23 | 
| StSw  | 
Covered | 
T1,T2,T3 | 
| default | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	834	if ((!rst_ni))
-2-:	838	if (clr_appid)
-3-:	843	if (set_appid)
-4-:	844	((kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC)) ? 
-5-:	845	((kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3)) ? 
-6-:	848	if ((st == StIdle))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
1 | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
0 | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
- | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
- | 
0 | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
0 | 
- | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
- | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	861	case ({fsm_err.valid, mux_err.valid})
Branches:
| -1- | Status | Tests | 
| 2'bz1  | 
Covered | 
T4,T30,T31 | 
| 2'b10  | 
Covered | 
T4,T20,T21 | 
| default | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
kmac_app
Assertion Details
AppIntfInRange_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1035 | 
1035 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
SideloadKeySameToDigest_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1035 | 
1035 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
108524 | 
108519 | 
0 | 
0 | 
| T2 | 
801282 | 
801276 | 
0 | 
0 | 
| T3 | 
704093 | 
704041 | 
0 | 
0 | 
| T4 | 
3630 | 
3486 | 
0 | 
0 | 
| T13 | 
17313 | 
17216 | 
0 | 
0 | 
| T14 | 
144741 | 
144740 | 
0 | 
0 | 
| T15 | 
185393 | 
185384 | 
0 | 
0 | 
| T16 | 
956858 | 
956775 | 
0 | 
0 | 
| T17 | 
605019 | 
605010 | 
0 | 
0 | 
| T18 | 
497522 | 
497509 | 
0 | 
0 | 
Cover Directives for Properties: Details
AppIntfUseDifferentSizeKey_C
| Name | Attempts | Matches | Incomplete | 
| Total | 
2147483647 | 
3103 | 
0 | 
| T1 | 
108524 | 
12 | 
0 | 
| T2 | 
801282 | 
0 | 
0 | 
| T3 | 
704093 | 
0 | 
0 | 
| T4 | 
3630 | 
0 | 
0 | 
| T13 | 
17313 | 
0 | 
0 | 
| T14 | 
144741 | 
0 | 
0 | 
| T15 | 
185393 | 
0 | 
0 | 
| T16 | 
956858 | 
0 | 
0 | 
| T17 | 
605019 | 
0 | 
0 | 
| T18 | 
497522 | 
13 | 
0 | 
| T23 | 
0 | 
15 | 
0 | 
| T26 | 
0 | 
15 | 
0 | 
| T27 | 
0 | 
16 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
| T29 | 
0 | 
15 | 
0 | 
| T38 | 
0 | 
5 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
| T40 | 
0 | 
3 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_app_intf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 187 | 177 | 94.65 | 
| ALWAYS | 294 | 6 | 4 | 66.67 | 
| ALWAYS | 308 | 0 | 0 |  | 
| ALWAYS | 308 | 4 | 4 | 100.00 | 
| ALWAYS | 333 | 6 | 6 | 100.00 | 
| ALWAYS | 352 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| ALWAYS | 380 | 3 | 3 | 100.00 | 
| ALWAYS | 389 | 3 | 3 | 100.00 | 
| ALWAYS | 392 | 1 | 0 | 0.00 | 
| ALWAYS | 397 | 73 | 67 | 91.78 | 
| ALWAYS | 604 | 18 | 18 | 100.00 | 
| ALWAYS | 648 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 668 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 679 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 690 | 1 | 1 | 100.00 | 
| ALWAYS | 712 | 13 | 13 | 100.00 | 
| ALWAYS | 737 | 6 | 6 | 100.00 | 
| ALWAYS | 765 | 3 | 3 | 100.00 | 
| ALWAYS | 775 | 11 | 11 | 100.00 | 
| ALWAYS | 805 | 8 | 7 | 87.50 | 
| ALWAYS | 834 | 16 | 16 | 100.00 | 
| ALWAYS | 861 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 294 | 
2 | 
2 | 
| 295 | 
1 | 
2 | 
| 296 | 
1 | 
2 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 310 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 333 | 
2 | 
2 | 
| 334 | 
2 | 
2 | 
| 335 | 
2 | 
2 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 352 | 
1 | 
1 | 
| 353 | 
1 | 
1 | 
| 354 | 
1 | 
1 | 
| 376 | 
1 | 
1 | 
| 377 | 
1 | 
1 | 
| 380 | 
2 | 
2 | 
| 381 | 
1 | 
1 | 
| 389 | 
3 | 
3 | 
| 392 | 
0 | 
1 | 
| 397 | 
1 | 
1 | 
| 399 | 
1 | 
1 | 
| 402 | 
1 | 
1 | 
| 403 | 
1 | 
1 | 
| 406 | 
1 | 
1 | 
| 409 | 
1 | 
1 | 
| 412 | 
1 | 
1 | 
| 413 | 
1 | 
1 | 
| 415 | 
1 | 
1 | 
| 416 | 
1 | 
1 | 
| 419 | 
1 | 
1 | 
| 420 | 
1 | 
1 | 
| 422 | 
1 | 
1 | 
| 424 | 
1 | 
1 | 
| 425 | 
1 | 
1 | 
| 428 | 
1 | 
1 | 
| 429 | 
1 | 
1 | 
| 430 | 
1 | 
1 | 
| 432 | 
1 | 
1 | 
| 434 | 
1 | 
1 | 
| 439 | 
1 | 
1 | 
| 446 | 
0 | 
1 | 
| 448 | 
0 | 
1 | 
| 450 | 
1 | 
1 | 
| 452 | 
1 | 
1 | 
| 459 | 
1 | 
1 | 
| 462 | 
1 | 
1 | 
| 467 | 
1 | 
1 | 
| 468 | 
1 | 
1 | 
| 469 | 
1 | 
1 | 
| 470 | 
1 | 
1 | 
| 472 | 
1 | 
1 | 
| 475 | 
1 | 
1 | 
| 480 | 
1 | 
1 | 
| 482 | 
1 | 
1 | 
| 483 | 
1 | 
1 | 
| 485 | 
1 | 
1 | 
| 490 | 
1 | 
1 | 
| 491 | 
1 | 
1 | 
| 495 | 
1 | 
1 | 
| 497 | 
1 | 
1 | 
| 498 | 
1 | 
1 | 
| 500 | 
1 | 
1 | 
| 502 | 
1 | 
1 | 
| 507 | 
1 | 
1 | 
| 509 | 
1 | 
1 | 
| 510 | 
1 | 
1 | 
| 512 | 
1 | 
1 | 
| 513 | 
1 | 
1 | 
| 515 | 
1 | 
1 | 
| 520 | 
1 | 
1 | 
| 524 | 
1 | 
1 | 
| 525 | 
1 | 
1 | 
| 526 | 
1 | 
1 | 
| 531 | 
1 | 
1 | 
| 533 | 
1 | 
1 | 
| 535 | 
1 | 
1 | 
| 536 | 
1 | 
1 | 
| 539 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 542 | 
1 | 
1 | 
| 544 | 
1 | 
1 | 
| 546 | 
1 | 
1 | 
| 550 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 559 | 
0 | 
1 | 
| 561 | 
0 | 
1 | 
| 562 | 
0 | 
1 | 
| 567 | 
1 | 
1 | 
| 568 | 
1 | 
1 | 
| 569 | 
1 | 
1 | 
| 570 | 
1 | 
1 | 
| 571 | 
1 | 
1 | 
| 583 | 
1 | 
1 | 
| 584 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 604 | 
1 | 
1 | 
| 605 | 
1 | 
1 | 
| 607 | 
1 | 
1 | 
| 608 | 
1 | 
1 | 
| 609 | 
1 | 
1 | 
| 611 | 
1 | 
1 | 
| 614 | 
1 | 
1 | 
| 615 | 
1 | 
1 | 
| 617 | 
1 | 
1 | 
| 618 | 
1 | 
1 | 
| 620 | 
1 | 
1 | 
| 625 | 
1 | 
1 | 
| 626 | 
1 | 
1 | 
| 627 | 
1 | 
1 | 
| 631 | 
1 | 
1 | 
| 632 | 
1 | 
1 | 
| 633 | 
1 | 
1 | 
| 634 | 
1 | 
1 | 
| 648 | 
1 | 
1 | 
| 650 | 
1 | 
1 | 
| 652 | 
1 | 
1 | 
| 657 | 
1 | 
1 | 
| 659 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 668 | 
1 | 
1 | 
| 679 | 
1 | 
1 | 
| 690 | 
1 | 
1 | 
| 712 | 
1 | 
1 | 
| 713 | 
1 | 
1 | 
| 714 | 
1 | 
1 | 
| 716 | 
1 | 
1 | 
| 717 | 
1 | 
1 | 
| 720 | 
1 | 
1 | 
| 721 | 
1 | 
1 | 
| 722 | 
1 | 
1 | 
| 723 | 
1 | 
1 | 
| 724 | 
1 | 
1 | 
| 725 | 
1 | 
1 | 
| 726 | 
1 | 
1 | 
| 727 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 737 | 
1 | 
1 | 
| 738 | 
1 | 
1 | 
| 739 | 
1 | 
1 | 
| 742 | 
1 | 
1 | 
| 745 | 
1 | 
1 | 
| 747 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 765 | 
1 | 
1 | 
| 766 | 
1 | 
1 | 
| 767 | 
1 | 
1 | 
| 775 | 
1 | 
1 | 
| 776 | 
1 | 
1 | 
| 777 | 
1 | 
1 | 
| 780 | 
1 | 
1 | 
| 782 | 
1 | 
1 | 
| 783 | 
1 | 
1 | 
| 784 | 
1 | 
1 | 
| 789 | 
1 | 
1 | 
| 790 | 
1 | 
1 | 
| 791 | 
1 | 
1 | 
| 792 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 805 | 
1 | 
1 | 
| 807 | 
1 | 
1 | 
| 810 | 
1 | 
1 | 
| 811 | 
1 | 
1 | 
| 812 | 
1 | 
1 | 
| 813 | 
0 | 
1 | 
| 815 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 822 | 
1 | 
1 | 
| 834 | 
1 | 
1 | 
| 835 | 
1 | 
1 | 
| 836 | 
1 | 
1 | 
| 837 | 
1 | 
1 | 
| 838 | 
1 | 
1 | 
| 840 | 
1 | 
1 | 
| 841 | 
1 | 
1 | 
| 842 | 
1 | 
1 | 
| 843 | 
1 | 
1 | 
| 844 | 
1 | 
1 | 
| 845 | 
1 | 
1 | 
| 847 | 
1 | 
1 | 
| 848 | 
1 | 
1 | 
| 849 | 
1 | 
1 | 
| 850 | 
1 | 
1 | 
| 851 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 861 | 
1 | 
1 | 
| 862 | 
1 | 
1 | 
| 863 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_app_intf
 | Total | Covered | Percent | 
| Conditions | 57 | 50 | 87.72 | 
| Logical | 57 | 50 | 87.72 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       309
 EXPRESSION (i == app_id)
            ------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       310
 EXPRESSION (app_data_ready | fsm_data_ready)
             -------1------   -------2------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T21,T22 | 
| 1 | 0 | Covered | T1,T18,T23 | 
 LINE       310
 EXPRESSION (app_digest_done | fsm_digest_done_q)
             -------1-------   --------2--------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T22,T24,T25 | 
| 1 | 0 | Covered | T1,T18,T23 | 
 LINE       310
 EXPRESSION (error_i | fsm_digest_done_q | sparse_fsm_error_o | service_rejected_error)
             ---1---   --------2--------   ---------3--------   -----------4----------
| -1- | -2- | -3- | -4- | Status | Tests |                       
| 0 | 0 | 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 0 | 0 | 1 | Not Covered |  | 
| 0 | 0 | 1 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | 0 | 0 | Covered | T22,T24,T25 | 
| 1 | 0 | 0 | 0 | Covered | T18,T26,T27 | 
 LINE       429
 EXPRESSION (sw_cmd_i == CmdStart)
            -----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       450
 EXPRESSION ((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && ((!keymgr_key_i.valid)))
             ---------------------1--------------------    -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T18,T23 | 
| 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | Covered | T20,T21,T22 | 
 LINE       450
 SUB-EXPRESSION (kmac_pkg::AppCfg[app_id].Mode == AppKMAC)
                ---------------------1--------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       468
 EXPRESSION (app_i[app_id].valid && app_o[app_id].ready && app_i[app_id].last)
             ---------1---------    ---------2---------    ---------3--------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T23,T28,T29 | 
| 1 | 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | 1 | Covered | T1,T18,T23 | 
 LINE       469
 EXPRESSION (kmac_pkg::AppCfg[app_id].Mode == AppKMAC)
            ---------------------1--------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       482
 EXPRESSION (kmac_valid_o && kmac_ready_i)
             ------1-----    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable | T18,T23,T29 | 
| 1 | 1 | Covered | T1,T18,T23 | 
 LINE       512
 EXPRESSION (sw_cmd_i == CmdDone)
            ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       542
 EXPRESSION (app_i[app_id].valid && app_i[app_id].last)
             ---------1---------    ---------2--------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T20,T21,T22 | 
| 1 | 1 | Covered | T22,T24,T25 | 
 LINE       650
 EXPRESSION ((mux_sel_buf_err_check != SelSw) && sw_valid_i)
             ----------------1---------------    -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T30,T31 | 
 LINE       650
 SUB-EXPRESSION (mux_sel_buf_err_check != SelSw)
                ----------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       657
 EXPRESSION (app_active_o && (sw_cmd_i != CmdNone))
             ------1-----    ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T18,T23 | 
| 1 | 1 | Covered | T31,T32,T33 | 
 LINE       657
 SUB-EXPRESSION (sw_cmd_i != CmdNone)
                ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       811
 EXPRESSION (app_id == i)
            ------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       812
 EXPRESSION (kmac_pkg::AppCfg[i].PrefixMode == 1'b0)
            --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       844
 EXPRESSION ((kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC) ? 1'b1 : 1'b0)
             ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       844
 SUB-EXPRESSION (kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC)
                ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Covered | T1,T18,T23 | 
 LINE       845
 EXPRESSION ((kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3) ? Sha3 : CShake)
             ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       845
 SUB-EXPRESSION (kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3)
                ---------------------1---------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T18,T23 | 
| 1 | Not Covered |  | 
 LINE       848
 EXPRESSION (st == StIdle)
            -------1------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
FSM Coverage for Instance : tb.dut.u_app_intf
Summary for FSM :: st
 | Total | Covered | Percent |  | 
| States | 
11 | 
10 | 
90.91  | 
(Not included in score) | 
| Transitions | 
17 | 
15 | 
88.24  | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: st
| states | Line No. | Covered | Tests | 
| StAppCfg | 
425 | 
Covered | 
T1,T18,T23 | 
| StAppMsg | 
459 | 
Covered | 
T1,T18,T23 | 
| StAppOutLen | 
470 | 
Covered | 
T1,T18,T23 | 
| StAppProcess | 
472 | 
Covered | 
T1,T18,T23 | 
| StAppWait | 
491 | 
Covered | 
T1,T18,T23 | 
| StError | 
446 | 
Covered | 
T20,T21,T22 | 
| StIdle | 
434 | 
Covered | 
T1,T2,T3 | 
| StKeyMgrErrKeyNotValid | 
452 | 
Covered | 
T20,T21,T22 | 
| StServiceRejectedError | 
550 | 
Excluded | 
 | 
| StSw | 
430 | 
Covered | 
T1,T2,T3 | 
| StTerminalError | 
584 | 
Covered | 
T4,T5,T6 | 
| transitions | Line No. | Covered | Tests | Exclude Annotation | 
| StAppCfg->StAppMsg | 
459 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppCfg->StError | 
446 | 
Not Covered | 
 | 
 | 
| StAppCfg->StKeyMgrErrKeyNotValid | 
452 | 
Covered | 
T20,T21,T22 | 
 | 
| StAppCfg->StTerminalError | 
584 | 
Excluded | 
 | 
[LOW_RISK] The transition from any state to error_terminal state is fully verified in FPV. | 
| StAppMsg->StAppOutLen | 
470 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppMsg->StAppProcess | 
472 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppMsg->StTerminalError | 
584 | 
Covered | 
T34,T35,T36 | 
 | 
| StAppOutLen->StAppProcess | 
483 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppOutLen->StTerminalError | 
584 | 
Excluded | 
 | 
[LOW_RISK] The transition from any state to error_terminal state is fully verified in FPV. | 
| StAppProcess->StAppWait | 
491 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppProcess->StTerminalError | 
584 | 
Excluded | 
 | 
[LOW_RISK] The transition from any state to error_terminal state is fully verified in FPV. | 
| StAppWait->StIdle | 
497 | 
Covered | 
T1,T18,T23 | 
 | 
| StAppWait->StTerminalError | 
584 | 
Not Covered | 
 | 
 | 
| StError->StIdle | 
536 | 
Covered | 
T20,T21,T22 | 
 | 
| StError->StServiceRejectedError | 
550 | 
Excluded | 
 | 
[UNSUPPORTED]Unmasked version does not have ServiceRejectError. | 
| StError->StTerminalError | 
584 | 
Excluded | 
 | 
[LOW_RISK] The transition from any state to error_terminal state is fully verified in FPV. | 
| StIdle->StAppCfg | 
425 | 
Covered | 
T1,T18,T23 | 
 | 
| StIdle->StSw | 
430 | 
Covered | 
T1,T2,T3 | 
 | 
| StIdle->StTerminalError | 
584 | 
Covered | 
T10,T37,T11 | 
 | 
| StKeyMgrErrKeyNotValid->StError | 
520 | 
Covered | 
T20,T21,T22 | 
 | 
| StKeyMgrErrKeyNotValid->StTerminalError | 
584 | 
Excluded | 
 | 
[LOW_RISK] The transition from any state to error_terminal state is fully verified in FPV. | 
| StServiceRejectedError->StIdle | 
559 | 
Excluded | 
 | 
[UNSUPPORTED]Unmasked version does not have ServiceRejectError. | 
| StServiceRejectedError->StTerminalError | 
584 | 
Excluded | 
 | 
[UNSUPPORTED]Unmasked version does not have ServiceRejectError. | 
| StSw->StIdle | 
513 | 
Covered | 
T1,T2,T3 | 
 | 
| StSw->StTerminalError | 
584 | 
Covered | 
T4,T5,T6 | 
 | 
Branch Coverage for Instance : tb.dut.u_app_intf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
71 | 
65 | 
91.55  | 
| IF | 
294 | 
4 | 
2 | 
50.00  | 
| IF | 
309 | 
2 | 
2 | 
100.00 | 
| IF | 
333 | 
4 | 
4 | 
100.00 | 
| IF | 
380 | 
2 | 
2 | 
100.00 | 
| IF | 
389 | 
2 | 
2 | 
100.00 | 
| CASE | 
422 | 
25 | 
22 | 
88.00  | 
| IF | 
583 | 
2 | 
2 | 
100.00 | 
| CASE | 
611 | 
4 | 
4 | 
100.00 | 
| IF | 
650 | 
3 | 
3 | 
100.00 | 
| IF | 
714 | 
3 | 
3 | 
100.00 | 
| IF | 
739 | 
2 | 
2 | 
100.00 | 
| CASE | 
780 | 
4 | 
4 | 
100.00 | 
| CASE | 
807 | 
3 | 
3 | 
100.00 | 
| IF | 
834 | 
8 | 
7 | 
87.50  | 
| CASE | 
861 | 
3 | 
3 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_app.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	294	if ((!rst_ni))
-2-:	295	if (service_rejected_error_set)
-3-:	296	if (service_rejected_error_clr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Not Covered | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	309	if ((i == app_id))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	333	if ((!rst_ni))
-2-:	334	if (clr_appid)
-3-:	335	if (set_appid)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	380	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	389	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	422	case (st)
-2-:	424	if (arb_valid)
-3-:	429	if ((sw_cmd_i == CmdStart))
-4-:	439	if (((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && prim_mubi_pkg::mubi4_test_false_strict(entropy_ready_i)))
-5-:	450	if (((kmac_pkg::AppCfg[app_id].Mode == AppKMAC) && (!keymgr_key_i.valid)))
-6-:	468	if (((app_i[app_id].valid && app_o[app_id].ready) && app_i[app_id].last))
-7-:	469	if ((kmac_pkg::AppCfg[app_id].Mode == AppKMAC))
-8-:	482	if ((kmac_valid_o && kmac_ready_i))
-9-:	495	if (prim_mubi_pkg::mubi4_test_true_strict(absorbed_i))
-10-:	512	if ((sw_cmd_i == CmdDone))
-11-:	535	if (err_processed_i)
-12-:	542	if ((app_i[app_id].valid && app_i[app_id].last))
-13-:	546	if (service_rejected_error)
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | -9- | -10- | -11- | -12- | -13- | Status | Tests | 
| StIdle  | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StIdle  | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StIdle  | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StAppCfg  | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
| StAppCfg  | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StAppCfg  | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
1 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
1 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppMsg  | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppOutLen  | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppOutLen  | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T18,T23,T29 | 
| StAppProcess  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StAppWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| StSw  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StSw  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StKeyMgrErrKeyNotValid  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
Covered | 
T20,T21,T22 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
1 | 
Not Covered | 
 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
0 | 
Covered | 
T22,T24,T25 | 
| StError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
Covered | 
T20,T21,T22 | 
| StServiceRejectedError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
| StTerminalError  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T4,T5,T6 | 
| default | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T10,T11,T12 | 
	LineNo.	Expression
-1-:	583	if (lc_ctrl_pkg::lc_tx_test_true_loose(lc_escalate_en_i))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	611	case (mux_sel_buf_kmac)
Branches:
| -1- | Status | Tests | 
| SelApp  | 
Covered | 
T1,T18,T23 | 
| SelOutLen  | 
Covered | 
T1,T18,T23 | 
| SelSw  | 
Covered | 
T1,T2,T3 | 
| default | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	650	if (((mux_sel_buf_err_check != SelSw) && sw_valid_i))
-2-:	657	if ((app_active_o && (sw_cmd_i != CmdNone)))
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T4,T30,T31 | 
| 0 | 
1 | 
Covered | 
T31,T32,T33 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	714	if (((mux_sel_buf_output == SelSw) && lc_ctrl_pkg::lc_tx_test_false_strict(lc_escalate_en_i)))
-2-:	720	if (keymgr_key_en_i)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
1 | 
Covered | 
T1,T3,T18 | 
| 1 | 
0 | 
Covered | 
T1,T2,T13 | 
| 0 | 
- | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	739	if ((((st == StAppWait) && prim_mubi_pkg::mubi4_test_true_strict(absorbed_i)) && lc_ctrl_pkg::lc_tx_test_false_strict(lc_escalate_en_i)))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T18,T23 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	780	case (st)
-2-:	789	if (keymgr_key_en_i)
Branches:
| -1- | -2- | Status | Tests | 
| StAppCfg StAppMsg StAppOutLen StAppProcess StAppWait  | 
- | 
Covered | 
T1,T18,T23 | 
| StSw  | 
1 | 
Covered | 
T1,T3,T18 | 
| StSw  | 
0 | 
Covered | 
T1,T2,T13 | 
| default | 
- | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	807	case (st)
Branches:
| -1- | Status | Tests | 
| StAppCfg StAppMsg StAppOutLen StAppProcess StAppWait  | 
Covered | 
T1,T18,T23 | 
| StSw  | 
Covered | 
T1,T2,T3 | 
| default | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	834	if ((!rst_ni))
-2-:	838	if (clr_appid)
-3-:	843	if (set_appid)
-4-:	844	((kmac_pkg::AppCfg[arb_idx].Mode == AppKMAC)) ? 
-5-:	845	((kmac_pkg::AppCfg[arb_idx].Mode == AppSHA3)) ? 
-6-:	848	if ((st == StIdle))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
1 | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
0 | 
- | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
1 | 
- | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
- | 
0 | 
- | 
Covered | 
T1,T18,T23 | 
| 0 | 
0 | 
0 | 
- | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
- | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	861	case ({fsm_err.valid, mux_err.valid})
Branches:
| -1- | Status | Tests | 
| 2'bz1  | 
Covered | 
T4,T30,T31 | 
| 2'b10  | 
Covered | 
T4,T20,T21 | 
| default | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_app_intf
Assertion Details
AppIntfInRange_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1035 | 
1035 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
SideloadKeySameToDigest_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1035 | 
1035 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
108524 | 
108519 | 
0 | 
0 | 
| T2 | 
801282 | 
801276 | 
0 | 
0 | 
| T3 | 
704093 | 
704041 | 
0 | 
0 | 
| T4 | 
3630 | 
3486 | 
0 | 
0 | 
| T13 | 
17313 | 
17216 | 
0 | 
0 | 
| T14 | 
144741 | 
144740 | 
0 | 
0 | 
| T15 | 
185393 | 
185384 | 
0 | 
0 | 
| T16 | 
956858 | 
956775 | 
0 | 
0 | 
| T17 | 
605019 | 
605010 | 
0 | 
0 | 
| T18 | 
497522 | 
497509 | 
0 | 
0 | 
Cover Directives for Properties: Details
AppIntfUseDifferentSizeKey_C
| Name | Attempts | Matches | Incomplete | 
| Total | 
2147483647 | 
3103 | 
0 | 
| T1 | 
108524 | 
12 | 
0 | 
| T2 | 
801282 | 
0 | 
0 | 
| T3 | 
704093 | 
0 | 
0 | 
| T4 | 
3630 | 
0 | 
0 | 
| T13 | 
17313 | 
0 | 
0 | 
| T14 | 
144741 | 
0 | 
0 | 
| T15 | 
185393 | 
0 | 
0 | 
| T16 | 
956858 | 
0 | 
0 | 
| T17 | 
605019 | 
0 | 
0 | 
| T18 | 
497522 | 
13 | 
0 | 
| T23 | 
0 | 
15 | 
0 | 
| T26 | 
0 | 
15 | 
0 | 
| T27 | 
0 | 
16 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
| T29 | 
0 | 
15 | 
0 | 
| T38 | 
0 | 
5 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
| T40 | 
0 | 
3 | 
0 |