| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 346692 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3082779 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 346692 | 0 | 0 | 
| T1 | 44780 | 15 | 0 | 0 | 
| T2 | 188790 | 2265 | 0 | 0 | 
| T3 | 216773 | 39 | 0 | 0 | 
| T12 | 145705 | 56 | 0 | 0 | 
| T13 | 194361 | 192 | 0 | 0 | 
| T14 | 328236 | 246 | 0 | 0 | 
| T15 | 73932 | 5 | 0 | 0 | 
| T16 | 55470 | 111 | 0 | 0 | 
| T17 | 431706 | 2265 | 0 | 0 | 
| T18 | 0 | 111 | 0 | 0 | 
| T19 | 29559 | 0 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3082779 | 0 | 0 | 
| T1 | 44780 | 101 | 0 | 0 | 
| T2 | 188790 | 12979 | 0 | 0 | 
| T3 | 216773 | 1271 | 0 | 0 | 
| T12 | 145705 | 319 | 0 | 0 | 
| T13 | 194361 | 3076 | 0 | 0 | 
| T14 | 328236 | 5427 | 0 | 0 | 
| T15 | 73932 | 207 | 0 | 0 | 
| T16 | 55470 | 279 | 0 | 0 | 
| T17 | 431706 | 12979 | 0 | 0 | 
| T18 | 0 | 3917 | 0 | 0 | 
| T19 | 29559 | 0 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |