Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347972 0 0
RunThenComplete_M 2147483647 3094170 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347972 0 0
T1 14131 2 0 0
T2 242183 52 0 0
T3 4568 0 0 0
T4 2228 0 0 0
T5 3457 0 0 0
T9 76326 10 0 0
T11 138958 123 0 0
T12 16136 9 0 0
T13 166534 20 0 0
T14 187095 390 0 0
T15 0 143 0 0
T16 0 27 0 0
T17 0 310 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3094170 0 0
T1 14131 6 0 0
T2 242183 2102 0 0
T3 4568 3 0 0
T4 2228 0 0 0
T5 3457 0 0 0
T9 76326 30 0 0
T11 138958 697 0 0
T12 16136 31 0 0
T13 166534 111 0 0
T14 187095 5542 0 0
T15 0 1878 0 0
T16 0 152 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%