Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206961263 |
0 |
0 |
T1 |
193936 |
156306 |
0 |
0 |
T2 |
644072 |
221383 |
0 |
0 |
T3 |
4803 |
25 |
0 |
0 |
T4 |
190252 |
82871 |
0 |
0 |
T5 |
4099 |
39 |
0 |
0 |
T13 |
138747 |
8831 |
0 |
0 |
T14 |
174037 |
567223 |
0 |
0 |
T15 |
39907 |
2023 |
0 |
0 |
T16 |
827342 |
679523 |
0 |
0 |
T17 |
78108 |
1524 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206961263 |
0 |
0 |
T1 |
193936 |
156306 |
0 |
0 |
T2 |
644072 |
221383 |
0 |
0 |
T3 |
4803 |
25 |
0 |
0 |
T4 |
190252 |
82871 |
0 |
0 |
T5 |
4099 |
39 |
0 |
0 |
T13 |
138747 |
8831 |
0 |
0 |
T14 |
174037 |
567223 |
0 |
0 |
T15 |
39907 |
2023 |
0 |
0 |
T16 |
827342 |
679523 |
0 |
0 |
T17 |
78108 |
1524 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T25,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T25,T36,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
61409471 |
0 |
0 |
T1 |
193936 |
123185 |
0 |
0 |
T2 |
644072 |
96112 |
0 |
0 |
T3 |
4803 |
3 |
0 |
0 |
T4 |
190252 |
12325 |
0 |
0 |
T5 |
4099 |
0 |
0 |
0 |
T13 |
138747 |
8271 |
0 |
0 |
T14 |
174037 |
241578 |
0 |
0 |
T15 |
39907 |
1879 |
0 |
0 |
T16 |
827342 |
96112 |
0 |
0 |
T17 |
78108 |
749 |
0 |
0 |
T18 |
0 |
1560 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
61409471 |
0 |
0 |
T1 |
193936 |
123185 |
0 |
0 |
T2 |
644072 |
96112 |
0 |
0 |
T3 |
4803 |
3 |
0 |
0 |
T4 |
190252 |
12325 |
0 |
0 |
T5 |
4099 |
0 |
0 |
0 |
T13 |
138747 |
8271 |
0 |
0 |
T14 |
174037 |
241578 |
0 |
0 |
T15 |
39907 |
1879 |
0 |
0 |
T16 |
827342 |
96112 |
0 |
0 |
T17 |
78108 |
749 |
0 |
0 |
T18 |
0 |
1560 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68754095 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
275412 |
0 |
0 |
T5 |
4099 |
309 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
68998 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68754095 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
275412 |
0 |
0 |
T5 |
4099 |
309 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
68998 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
36824084 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
61229 |
0 |
0 |
T5 |
4099 |
68 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
22230 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
36824084 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
61229 |
0 |
0 |
T5 |
4099 |
68 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
22230 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
67979765 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
275412 |
0 |
0 |
T5 |
4099 |
309 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
68998 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
67979765 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
275412 |
0 |
0 |
T5 |
4099 |
309 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
68998 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
479547799 |
0 |
0 |
T1 |
193936 |
883909 |
0 |
0 |
T2 |
644072 |
914240 |
0 |
0 |
T3 |
4803 |
227 |
0 |
0 |
T4 |
190252 |
173032 |
0 |
0 |
T5 |
4099 |
199 |
0 |
0 |
T13 |
138747 |
74908 |
0 |
0 |
T14 |
174037 |
245184 |
0 |
0 |
T15 |
39907 |
18113 |
0 |
0 |
T16 |
827342 |
904988 |
0 |
0 |
T17 |
78108 |
11218 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
865395341 |
0 |
0 |
T1 |
193936 |
725385 |
0 |
0 |
T2 |
644072 |
914240 |
0 |
0 |
T3 |
4803 |
225 |
0 |
0 |
T4 |
190252 |
645669 |
0 |
0 |
T5 |
4099 |
899 |
0 |
0 |
T13 |
138747 |
65200 |
0 |
0 |
T14 |
174037 |
245184 |
0 |
0 |
T15 |
39907 |
15635 |
0 |
0 |
T16 |
827342 |
280422 |
0 |
0 |
T17 |
78108 |
11085 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38469651 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
61229 |
0 |
0 |
T5 |
4099 |
68 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
22230 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68763750 |
0 |
0 |
T1 |
193936 |
111109 |
0 |
0 |
T2 |
644072 |
22230 |
0 |
0 |
T3 |
4803 |
84 |
0 |
0 |
T4 |
190252 |
275412 |
0 |
0 |
T5 |
4099 |
309 |
0 |
0 |
T13 |
138747 |
23286 |
0 |
0 |
T14 |
174037 |
144085 |
0 |
0 |
T15 |
39907 |
5952 |
0 |
0 |
T16 |
827342 |
68998 |
0 |
0 |
T17 |
78108 |
4120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
113644317 |
0 |
0 |
T1 |
193936 |
163648 |
0 |
0 |
T2 |
644072 |
221383 |
0 |
0 |
T3 |
4803 |
25 |
0 |
0 |
T4 |
190252 |
17335 |
0 |
0 |
T5 |
4099 |
8 |
0 |
0 |
T13 |
138747 |
8831 |
0 |
0 |
T14 |
174037 |
567223 |
0 |
0 |
T15 |
39907 |
2023 |
0 |
0 |
T16 |
827342 |
219067 |
0 |
0 |
T17 |
78108 |
1524 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206988831 |
0 |
0 |
T1 |
193936 |
156306 |
0 |
0 |
T2 |
644072 |
221383 |
0 |
0 |
T3 |
4803 |
25 |
0 |
0 |
T4 |
190252 |
82871 |
0 |
0 |
T5 |
4099 |
39 |
0 |
0 |
T13 |
138747 |
8831 |
0 |
0 |
T14 |
174037 |
567223 |
0 |
0 |
T15 |
39907 |
2023 |
0 |
0 |
T16 |
827342 |
679523 |
0 |
0 |
T17 |
78108 |
1524 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
314580371 |
0 |
0 |
T1 |
193936 |
457970 |
0 |
0 |
T2 |
644072 |
670627 |
0 |
0 |
T3 |
4803 |
116 |
0 |
0 |
T4 |
190252 |
62702 |
0 |
0 |
T5 |
4099 |
123 |
0 |
0 |
T13 |
138747 |
33083 |
0 |
0 |
T14 |
174037 |
174054 |
0 |
0 |
T15 |
39907 |
7660 |
0 |
0 |
T16 |
827342 |
663691 |
0 |
0 |
T17 |
78108 |
5441 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
193936 |
193896 |
0 |
0 |
T2 |
644072 |
644064 |
0 |
0 |
T3 |
4803 |
4642 |
0 |
0 |
T4 |
190252 |
190245 |
0 |
0 |
T5 |
4099 |
3910 |
0 |
0 |
T13 |
138747 |
138648 |
0 |
0 |
T14 |
174037 |
174036 |
0 |
0 |
T15 |
39907 |
39854 |
0 |
0 |
T16 |
827342 |
827333 |
0 |
0 |
T17 |
78108 |
78045 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1236 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |