| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 347993 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3086248 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 347993 | 0 | 0 |
| T1 | 328245 | 246 | 0 | 0 |
| T2 | 643096 | 390 | 0 | 0 |
| T3 | 327404 | 246 | 0 | 0 |
| T4 | 78499 | 28 | 0 | 0 |
| T12 | 149177 | 106 | 0 | 0 |
| T13 | 396949 | 144 | 0 | 0 |
| T14 | 700620 | 310 | 0 | 0 |
| T15 | 22142 | 9 | 0 | 0 |
| T16 | 130766 | 69 | 0 | 0 |
| T17 | 922656 | 374 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3086248 | 0 | 0 |
| T1 | 328245 | 5427 | 0 | 0 |
| T2 | 643096 | 5542 | 0 | 0 |
| T3 | 327404 | 5427 | 0 | 0 |
| T4 | 78499 | 155 | 0 | 0 |
| T12 | 149177 | 4147 | 0 | 0 |
| T13 | 396949 | 730 | 0 | 0 |
| T14 | 700620 | 5462 | 0 | 0 |
| T15 | 22142 | 31 | 0 | 0 |
| T16 | 130766 | 2597 | 0 | 0 |
| T17 | 922656 | 5526 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |