Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 350298 0 0
RunThenComplete_M 2147483647 3129911 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 350298 0 0
T1 945066 246 0 0
T2 3922 0 0 0
T3 514200 2337 0 0
T4 203288 82 0 0
T13 83880 11 0 0
T14 965561 246 0 0
T15 154500 192 0 0
T16 191476 198 0 0
T17 101559 18 0 0
T18 265303 194 0 0
T19 0 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3129911 0 0
T1 945066 5427 0 0
T2 3922 0 0 0
T3 514200 13147 0 0
T4 203288 471 0 0
T13 83880 33 0 0
T14 965561 5427 0 0
T15 154500 946 0 0
T16 191476 1010 0 0
T17 101559 54 0 0
T18 265303 7141 0 0
T19 0 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%