| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346880 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3084102 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346880 | 0 | 0 |
| T2 | 126501 | 81 | 0 | 0 |
| T3 | 127040 | 163 | 0 | 0 |
| T4 | 361316 | 58 | 0 | 0 |
| T13 | 12701 | 7 | 0 | 0 |
| T14 | 943204 | 390 | 0 | 0 |
| T15 | 503989 | 2337 | 0 | 0 |
| T16 | 58486 | 8 | 0 | 0 |
| T17 | 325935 | 66 | 0 | 0 |
| T18 | 618961 | 64 | 0 | 0 |
| T19 | 0 | 119 | 0 | 0 |
| T20 | 1234 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3084102 | 0 | 0 |
| T2 | 126501 | 2893 | 0 | 0 |
| T3 | 127040 | 910 | 0 | 0 |
| T4 | 361316 | 297 | 0 | 0 |
| T13 | 12701 | 19 | 0 | 0 |
| T14 | 943204 | 5542 | 0 | 0 |
| T15 | 503989 | 13147 | 0 | 0 |
| T16 | 58486 | 24 | 0 | 0 |
| T17 | 325935 | 390 | 0 | 0 |
| T18 | 618961 | 363 | 0 | 0 |
| T19 | 0 | 4874 | 0 | 0 |
| T20 | 1234 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |