| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 347574 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3102326 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 347574 | 0 | 0 |
| T1 | 361902 | 66 | 0 | 0 |
| T2 | 16862 | 9 | 0 | 0 |
| T3 | 25466 | 4 | 0 | 0 |
| T4 | 3679 | 0 | 0 | 0 |
| T5 | 4212 | 0 | 0 | 0 |
| T13 | 334297 | 117 | 0 | 0 |
| T14 | 158447 | 61 | 0 | 0 |
| T15 | 22560 | 9 | 0 | 0 |
| T16 | 208700 | 16 | 0 | 0 |
| T17 | 42083 | 82 | 0 | 0 |
| T18 | 0 | 293 | 0 | 0 |
| T19 | 0 | 310 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3102326 | 0 | 0 |
| T1 | 361902 | 357 | 0 | 0 |
| T2 | 16862 | 31 | 0 | 0 |
| T3 | 25466 | 12 | 0 | 0 |
| T4 | 3679 | 2 | 0 | 0 |
| T5 | 4212 | 0 | 0 | 0 |
| T13 | 334297 | 1161 | 0 | 0 |
| T14 | 158447 | 378 | 0 | 0 |
| T15 | 22560 | 31 | 0 | 0 |
| T16 | 208700 | 614 | 0 | 0 |
| T17 | 42083 | 210 | 0 | 0 |
| T18 | 0 | 1779 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |