| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 349226 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3095295 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 349226 | 0 | 0 |
| T1 | 338713 | 74 | 0 | 0 |
| T2 | 183456 | 390 | 0 | 0 |
| T3 | 744243 | 57 | 0 | 0 |
| T13 | 430419 | 2265 | 0 | 0 |
| T14 | 954593 | 125 | 0 | 0 |
| T15 | 272202 | 128 | 0 | 0 |
| T16 | 616283 | 374 | 0 | 0 |
| T17 | 15153 | 1 | 0 | 0 |
| T18 | 130828 | 15 | 0 | 0 |
| T19 | 221538 | 2337 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3095295 | 0 | 0 |
| T1 | 338713 | 2742 | 0 | 0 |
| T2 | 183456 | 5542 | 0 | 0 |
| T3 | 744243 | 2135 | 0 | 0 |
| T13 | 430419 | 12979 | 0 | 0 |
| T14 | 954593 | 690 | 0 | 0 |
| T15 | 272202 | 641 | 0 | 0 |
| T16 | 616283 | 5526 | 0 | 0 |
| T17 | 15153 | 9 | 0 | 0 |
| T18 | 130828 | 45 | 0 | 0 |
| T19 | 221538 | 13147 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |