| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345654 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3023902 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345654 | 0 | 0 |
| T1 | 277029 | 69 | 0 | 0 |
| T2 | 216282 | 2265 | 0 | 0 |
| T3 | 146677 | 2265 | 0 | 0 |
| T13 | 273609 | 190 | 0 | 0 |
| T14 | 204568 | 146 | 0 | 0 |
| T15 | 7358 | 9 | 0 | 0 |
| T16 | 92881 | 18 | 0 | 0 |
| T17 | 432144 | 2265 | 0 | 0 |
| T18 | 134243 | 310 | 0 | 0 |
| T19 | 98165 | 16 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3023902 | 0 | 0 |
| T1 | 277029 | 1608 | 0 | 0 |
| T2 | 216282 | 12979 | 0 | 0 |
| T3 | 146677 | 12979 | 0 | 0 |
| T13 | 273609 | 468 | 0 | 0 |
| T14 | 204568 | 5543 | 0 | 0 |
| T15 | 7358 | 31 | 0 | 0 |
| T16 | 92881 | 94 | 0 | 0 |
| T17 | 432144 | 12979 | 0 | 0 |
| T18 | 134243 | 5462 | 0 | 0 |
| T19 | 98165 | 48 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |