Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347202 0 0
RunThenComplete_M 2147483647 3070876 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347202 0 0
T1 318370 121 0 0
T2 505507 2337 0 0
T3 192821 49 0 0
T12 256448 2337 0 0
T13 709380 147 0 0
T14 957718 135 0 0
T15 993238 74 0 0
T16 158489 125 0 0
T17 367021 173 0 0
T18 6856 9 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3070876 0 0
T1 318370 642 0 0
T2 505507 13147 0 0
T3 192821 242 0 0
T12 256448 13147 0 0
T13 709380 5969 0 0
T14 957718 681 0 0
T15 993238 2702 0 0
T16 158489 4538 0 0
T17 367021 421 0 0
T18 6856 31 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%