| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346667 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3067957 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346667 | 0 | 0 |
| T1 | 10686 | 4 | 0 | 0 |
| T2 | 145065 | 83 | 0 | 0 |
| T3 | 25012 | 9 | 0 | 0 |
| T13 | 109663 | 146 | 0 | 0 |
| T14 | 143461 | 2265 | 0 | 0 |
| T15 | 101860 | 48 | 0 | 0 |
| T16 | 145973 | 2265 | 0 | 0 |
| T17 | 25849 | 9 | 0 | 0 |
| T18 | 179565 | 340 | 0 | 0 |
| T19 | 0 | 9 | 0 | 0 |
| T20 | 1248 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3067957 | 0 | 0 |
| T1 | 10686 | 24 | 0 | 0 |
| T2 | 145065 | 2868 | 0 | 0 |
| T3 | 25012 | 31 | 0 | 0 |
| T13 | 109663 | 803 | 0 | 0 |
| T14 | 143461 | 12979 | 0 | 0 |
| T15 | 101860 | 118 | 0 | 0 |
| T16 | 145973 | 12979 | 0 | 0 |
| T17 | 25849 | 31 | 0 | 0 |
| T18 | 179565 | 6567 | 0 | 0 |
| T19 | 0 | 31 | 0 | 0 |
| T20 | 1248 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |