| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345946 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3070678 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345946 | 0 | 0 |
| T1 | 162665 | 152 | 0 | 0 |
| T2 | 115957 | 155 | 0 | 0 |
| T3 | 638363 | 390 | 0 | 0 |
| T12 | 891852 | 170 | 0 | 0 |
| T13 | 112676 | 150 | 0 | 0 |
| T14 | 176661 | 374 | 0 | 0 |
| T15 | 90404 | 40 | 0 | 0 |
| T16 | 408534 | 51 | 0 | 0 |
| T17 | 426840 | 2265 | 0 | 0 |
| T18 | 0 | 5 | 0 | 0 |
| T19 | 1542 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3070678 | 0 | 0 |
| T1 | 162665 | 790 | 0 | 0 |
| T2 | 115957 | 843 | 0 | 0 |
| T3 | 638363 | 5542 | 0 | 0 |
| T4 | 0 | 2 | 0 | 0 |
| T12 | 891852 | 3166 | 0 | 0 |
| T13 | 112676 | 806 | 0 | 0 |
| T14 | 176661 | 5526 | 0 | 0 |
| T15 | 90404 | 202 | 0 | 0 |
| T16 | 408534 | 275 | 0 | 0 |
| T17 | 426840 | 12979 | 0 | 0 |
| T19 | 1542 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |