| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346731 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3103076 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346731 | 0 | 0 |
| T1 | 185459 | 390 | 0 | 0 |
| T2 | 621031 | 90 | 0 | 0 |
| T3 | 103789 | 13 | 0 | 0 |
| T4 | 39851 | 8 | 0 | 0 |
| T13 | 16700 | 9 | 0 | 0 |
| T14 | 176551 | 374 | 0 | 0 |
| T15 | 145427 | 195 | 0 | 0 |
| T16 | 189534 | 17 | 0 | 0 |
| T17 | 126550 | 308 | 0 | 0 |
| T18 | 16072 | 9 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3103076 | 0 | 0 |
| T1 | 185459 | 5542 | 0 | 0 |
| T2 | 621031 | 484 | 0 | 0 |
| T3 | 103789 | 39 | 0 | 0 |
| T4 | 39851 | 38 | 0 | 0 |
| T13 | 16700 | 31 | 0 | 0 |
| T14 | 176551 | 5526 | 0 | 0 |
| T15 | 145427 | 1041 | 0 | 0 |
| T16 | 189534 | 90 | 0 | 0 |
| T17 | 126550 | 4113 | 0 | 0 |
| T18 | 16072 | 31 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |