| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 346013 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3078337 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 346013 | 0 | 0 |
| T1 | 645110 | 390 | 0 | 0 |
| T2 | 335162 | 69 | 0 | 0 |
| T3 | 511518 | 2337 | 0 | 0 |
| T13 | 274196 | 111 | 0 | 0 |
| T14 | 29934 | 60 | 0 | 0 |
| T15 | 336279 | 200 | 0 | 0 |
| T16 | 110063 | 127 | 0 | 0 |
| T17 | 47676 | 33 | 0 | 0 |
| T18 | 541230 | 53 | 0 | 0 |
| T19 | 185752 | 28 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3078337 | 0 | 0 |
| T1 | 645110 | 5542 | 0 | 0 |
| T2 | 335162 | 2784 | 0 | 0 |
| T3 | 511518 | 13147 | 0 | 0 |
| T13 | 274196 | 510 | 0 | 0 |
| T14 | 29934 | 132 | 0 | 0 |
| T15 | 336279 | 8051 | 0 | 0 |
| T16 | 110063 | 636 | 0 | 0 |
| T17 | 47676 | 89 | 0 | 0 |
| T18 | 541230 | 257 | 0 | 0 |
| T19 | 185752 | 137 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |