| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345832 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3039344 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345832 | 0 | 0 |
| T1 | 149561 | 61 | 0 | 0 |
| T2 | 6238 | 0 | 0 | 0 |
| T3 | 518522 | 173 | 0 | 0 |
| T9 | 37549 | 6 | 0 | 0 |
| T13 | 258295 | 2337 | 0 | 0 |
| T14 | 24690 | 9 | 0 | 0 |
| T15 | 190865 | 390 | 0 | 0 |
| T16 | 492357 | 108 | 0 | 0 |
| T17 | 842930 | 67 | 0 | 0 |
| T18 | 0 | 2265 | 0 | 0 |
| T19 | 0 | 2337 | 0 | 0 |
| T20 | 1431 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3039344 | 0 | 0 |
| T1 | 149561 | 326 | 0 | 0 |
| T2 | 6238 | 1 | 0 | 0 |
| T3 | 518522 | 923 | 0 | 0 |
| T9 | 37549 | 18 | 0 | 0 |
| T13 | 258295 | 13147 | 0 | 0 |
| T14 | 24690 | 31 | 0 | 0 |
| T15 | 190865 | 5542 | 0 | 0 |
| T16 | 492357 | 4245 | 0 | 0 |
| T17 | 842930 | 2465 | 0 | 0 |
| T18 | 0 | 12979 | 0 | 0 |
| T20 | 1431 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |