Line Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Module : 
prim_subreg_shadow
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T92 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T94 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T92,T94 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T92 | 
Branch Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_subreg_shadow
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 14832 | 14832 | 0 | 0 | 
| T1 | 12 | 12 | 0 | 0 | 
| T2 | 12 | 12 | 0 | 0 | 
| T3 | 12 | 12 | 0 | 0 | 
| T4 | 12 | 12 | 0 | 0 | 
| T5 | 12 | 12 | 0 | 0 | 
| T12 | 12 | 12 | 0 | 0 | 
| T13 | 12 | 12 | 0 | 0 | 
| T14 | 12 | 12 | 0 | 0 | 
| T15 | 12 | 12 | 0 | 0 | 
| T16 | 12 | 12 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 32784 | 30816 | 0 | 0 | 
| T2 | 10116 | 9432 | 0 | 0 | 
| T3 | 7817772 | 7816596 | 0 | 0 | 
| T4 | 1630956 | 1630848 | 0 | 0 | 
| T5 | 1470384 | 1470276 | 0 | 0 | 
| T12 | 2055936 | 2055924 | 0 | 0 | 
| T13 | 11083608 | 11083524 | 0 | 0 | 
| T14 | 246672 | 246060 | 0 | 0 | 
| T15 | 2692620 | 2691588 | 0 | 0 | 
| T16 | 71244 | 70140 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T92 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T95,T96 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T3,T5 | 
| 1 | 1 | Covered | T91,T95,T96 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T92 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T92 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T95 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T92,T95 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T92 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T94 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T97 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T12 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T12 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T5,T12 | 
| 1 | 0 | Covered | T3,T5,T12 | 
| 1 | 1 | Covered | T91,T92,T97 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T94 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T5,T12 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T91,T92,T94 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T95 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T92,T95 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T91,T92,T94 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T92 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T96 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T3,T4,T5 | 
| 1 | 1 | Covered | T91,T92,T96 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T92 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T91,T92,T94 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T95,T96,T98 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T17 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T17 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T5,T17 | 
| 1 | 0 | Covered | T1,T5,T17 | 
| 1 | 1 | Covered | T95,T96,T98 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T91,T92,T94 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T5,T17 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T91,T92,T94 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T95 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T92,T95 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T91,T92,T94 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T91,T92 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T95 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T92,T95 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T91,T92 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T91,T92,T97 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T95,T97 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T95,T97 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T91,T92,T97 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T91,T94,T97 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T97,T99 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T91,T97,T99 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T91,T94,T97 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T90,T94,T96 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T91,T92,T97 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T3,T4,T5 | 
| 1 | 1 | Covered | T91,T92,T97 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T90,T94,T96 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T94,T100,T101 | 
| 1 | 0 | Covered | T18,T49,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T94,T101,T102 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T17,T18 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T17,T18 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T5,T17,T18 | 
| 1 | 0 | Covered | T5,T17,T18 | 
| 1 | 1 | Covered | T94,T101,T102 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T94,T100,T101 | 
Branch Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T5,T17,T18 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T4 | 
| 0 | 0 | 1 | Covered | T18,T49,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1236 | 1236 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T12 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 2732 | 2568 | 0 | 0 | 
| T2 | 843 | 786 | 0 | 0 | 
| T3 | 651481 | 651383 | 0 | 0 | 
| T4 | 135913 | 135904 | 0 | 0 | 
| T5 | 122532 | 122523 | 0 | 0 | 
| T12 | 171328 | 171327 | 0 | 0 | 
| T13 | 923634 | 923627 | 0 | 0 | 
| T14 | 20556 | 20505 | 0 | 0 | 
| T15 | 224385 | 224299 | 0 | 0 | 
| T16 | 5937 | 5845 | 0 | 0 |