| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 347422 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3082903 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 347422 | 0 | 0 | 
| T1 | 391134 | 306 | 0 | 0 | 
| T2 | 34611 | 24 | 0 | 0 | 
| T3 | 128667 | 20 | 0 | 0 | 
| T13 | 137488 | 310 | 0 | 0 | 
| T14 | 186861 | 38 | 0 | 0 | 
| T15 | 551998 | 507 | 0 | 0 | 
| T16 | 6125 | 9 | 0 | 0 | 
| T17 | 517119 | 284 | 0 | 0 | 
| T18 | 429564 | 2265 | 0 | 0 | 
| T19 | 577990 | 132 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3082903 | 0 | 0 | 
| T1 | 391134 | 2315 | 0 | 0 | 
| T2 | 34611 | 52 | 0 | 0 | 
| T3 | 128667 | 80 | 0 | 0 | 
| T13 | 137488 | 5462 | 0 | 0 | 
| T14 | 186861 | 204 | 0 | 0 | 
| T15 | 551998 | 6116 | 0 | 0 | 
| T16 | 6125 | 31 | 0 | 0 | 
| T17 | 517119 | 6011 | 0 | 0 | 
| T18 | 429564 | 12979 | 0 | 0 | 
| T19 | 577990 | 4989 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |