| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 347837 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3098839 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 347837 | 0 | 0 | 
| T1 | 485420 | 113 | 0 | 0 | 
| T2 | 205911 | 71 | 0 | 0 | 
| T3 | 117925 | 148 | 0 | 0 | 
| T12 | 903571 | 374 | 0 | 0 | 
| T13 | 114749 | 165 | 0 | 0 | 
| T14 | 223739 | 2337 | 0 | 0 | 
| T15 | 114285 | 14 | 0 | 0 | 
| T16 | 172371 | 18 | 0 | 0 | 
| T17 | 224119 | 2337 | 0 | 0 | 
| T18 | 0 | 2265 | 0 | 0 | 
| T19 | 973 | 0 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3098839 | 0 | 0 | 
| T1 | 485420 | 4111 | 0 | 0 | 
| T2 | 205911 | 362 | 0 | 0 | 
| T3 | 117925 | 762 | 0 | 0 | 
| T12 | 903571 | 5526 | 0 | 0 | 
| T13 | 114749 | 813 | 0 | 0 | 
| T14 | 223739 | 13147 | 0 | 0 | 
| T15 | 114285 | 42 | 0 | 0 | 
| T16 | 172371 | 54 | 0 | 0 | 
| T17 | 224119 | 13147 | 0 | 0 | 
| T18 | 0 | 12979 | 0 | 0 | 
| T19 | 973 | 0 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |