Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.96 96.27 93.33 100.00 92.31 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 346960 0 0
RunThenComplete_M 2147483647 3057117 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 346960 0 0
T1 30725 16 0 0
T2 16586 9 0 0
T3 653745 291 0 0
T13 23706 10 0 0
T14 429284 2265 0 0
T15 22991 9 0 0
T16 96087 13 0 0
T17 102187 197 0 0
T18 70088 40 0 0
T19 437300 2265 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3057117 0 0
T1 30725 75 0 0
T2 16586 31 0 0
T3 653745 4073 0 0
T13 23706 45 0 0
T14 429284 12979 0 0
T15 22991 31 0 0
T16 96087 68 0 0
T17 102187 483 0 0
T18 70088 170 0 0
T19 437300 12979 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%