| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 95.96 | 96.27 | 93.33 | 100.00 | 92.31 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 347835 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3102457 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 347835 | 0 | 0 | 
| T1 | 246502 | 179 | 0 | 0 | 
| T2 | 461726 | 310 | 0 | 0 | 
| T3 | 61692 | 9 | 0 | 0 | 
| T4 | 4180 | 0 | 0 | 0 | 
| T11 | 105525 | 174 | 0 | 0 | 
| T12 | 237752 | 21 | 0 | 0 | 
| T13 | 20709 | 9 | 0 | 0 | 
| T14 | 216932 | 2265 | 0 | 0 | 
| T15 | 935660 | 246 | 0 | 0 | 
| T16 | 0 | 2337 | 0 | 0 | 
| T17 | 0 | 96 | 0 | 0 | 
| T18 | 1180 | 0 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3102457 | 0 | 0 | 
| T1 | 246502 | 6878 | 0 | 0 | 
| T2 | 461726 | 5462 | 0 | 0 | 
| T3 | 61692 | 44 | 0 | 0 | 
| T4 | 4180 | 0 | 0 | 0 | 
| T11 | 105525 | 6847 | 0 | 0 | 
| T12 | 237752 | 112 | 0 | 0 | 
| T13 | 20709 | 31 | 0 | 0 | 
| T14 | 216932 | 12979 | 0 | 0 | 
| T15 | 935660 | 5427 | 0 | 0 | 
| T16 | 0 | 13147 | 0 | 0 | 
| T17 | 0 | 3515 | 0 | 0 | 
| T18 | 1180 | 0 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |