Line Coverage for Module : 
tlul_err_resp
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 21 | 15 | 71.43 | 
| ALWAYS | 34 | 14 | 8 | 57.14 | 
| CONT_ASSIGN | 51 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 55 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 59 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_err_resp.sv' or '../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_err_resp.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 1 | 1 | 
| 35 | 1 | 1 | 
| 36 | 1 | 1 | 
| 37 | 1 | 1 | 
| 38 | 1 | 1 | 
| 39 | 1 | 1 | 
| 40 | 1 | 1 | 
| 41 | 0 | 1 | 
| 42 | 1 | 1 | 
| 43 | 0 | 1 | 
| 44 | 0 | 1 | 
| 45 | 0 | 1 | 
| 46 | 0 | 1 | 
| 47 | 0 | 1 | 
|  |  |  | MISSING_ELSE | 
| 51 | 1 | 1 | 
| 52 | 1 | 1 | 
| 53 | 1 | 1 | 
| 55 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
| 65 | 1 | 1 | 
Cond Coverage for Module : 
tlul_err_resp
|  | Total | Covered | Percent | 
|---|
| Conditions | 10 | 5 | 50.00 | 
| Logical | 10 | 5 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       40
 EXPRESSION (err_rsp_pending && tl_h_i.d_ready)
             -------1-------    -------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       42
 EXPRESSION (tl_h_i.a_valid && tl_h_o_int.a_ready)
             -------1------    ---------2--------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       59
 EXPRESSION ((err_opcode == Get) ? AccessAckData : AccessAck)
             ---------1---------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       59
 SUB-EXPRESSION (err_opcode == Get)
                ---------1---------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
tlul_err_resp
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 3 | 50.00 | 
| TERNARY | 59 | 2 | 1 | 50.00 | 
| IF | 34 | 4 | 2 | 50.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_err_resp.sv' or '../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_err_resp.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	59	((err_opcode == Get)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	34	if ((!rst_ni))
-2-:	40	if ((err_rsp_pending && tl_h_i.d_ready))
-3-:	42	if ((tl_h_i.a_valid && tl_h_o_int.a_ready))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Not Covered |  | 
| 0 | 0 | 1 | Not Covered |  | 
| 0 | 0 | 0 | Covered | T1,T2,T3 |