Line Coverage for Module : 
tlul_cmd_intg_chk
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 22 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 44 | 0 | 0 |  | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' or '../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 22 | 1 | 1 | 
| 44 |  | unreachable | 
| 49 | 1 | 1 | 
Assert Coverage for Module : 
tlul_cmd_intg_chk
Assertion Details
PayLoadWidthCheck
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1235 | 1235 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 |