Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347588 0 0
RunThenComplete_M 2147483647 3070125 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347588 0 0
T1 613957 374 0 0
T2 134816 310 0 0
T3 253333 2337 0 0
T4 4455 0 0 0
T13 19779 12 0 0
T14 105898 197 0 0
T15 136868 134 0 0
T16 890718 18 0 0
T17 455744 51 0 0
T18 0 18 0 0
T19 0 2265 0 0
T20 1343 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3070125 0 0
T1 613957 5526 0 0
T2 134816 5462 0 0
T3 253333 13147 0 0
T4 4455 0 0 0
T13 19779 32 0 0
T14 105898 1007 0 0
T15 136868 808 0 0
T16 890718 699 0 0
T17 455744 248 0 0
T18 0 91 0 0
T19 0 12979 0 0
T20 1343 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%