Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 1420905034 198175 0 0
RunThenComplete_M 1420905034 2158688 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1420905034 198175 0 0
T2 508156 2337 0 0
T3 7252 9 0 0
T4 412804 34 0 0
T13 334738 151 0 0
T14 146675 200 0 0
T15 707355 164 0 0
T16 326410 246 0 0
T17 468354 310 0 0
T18 910068 374 0 0
T19 0 115 0 0
T20 2528 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 1420905034 2158688 0 0
T2 508156 13147 0 0
T3 7252 31 0 0
T4 412804 791 0 0
T13 334738 799 0 0
T14 146675 1027 0 0
T15 707355 5948 0 0
T16 326410 5427 0 0
T17 468354 5462 0 0
T18 910068 5526 0 0
T19 0 4247 0 0
T20 2528 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%