Line Coverage for Module : 
prim_mubi4_sender
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 1 | 1 | 
| 48 | 1 | 1 | 
| 55 | 1 | 1 | 
| 56 | 1 | 1 | 
| 58 | 1 | 1 | 
| 85 | 1 | 1 | 
Branch Coverage for Module : 
prim_mubi4_sender
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 2 | 2 | 100.00 | 
| IF | 55 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| OutputsKnown_A | 1420905034 | 1420737836 | 0 | 0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1420905034 | 1420737836 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 |