Line Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Module : 
prim_subreg_shadow
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T94,T95 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T94,T95,T97 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T94,T95,T97 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T94,T95 | 
Branch Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_subreg_shadow
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 13956 | 13956 | 0 | 0 | 
| T1 | 12 | 12 | 0 | 0 | 
| T2 | 12 | 12 | 0 | 0 | 
| T3 | 12 | 12 | 0 | 0 | 
| T4 | 12 | 12 | 0 | 0 | 
| T13 | 12 | 12 | 0 | 0 | 
| T14 | 12 | 12 | 0 | 0 | 
| T15 | 12 | 12 | 0 | 0 | 
| T16 | 12 | 12 | 0 | 0 | 
| T17 | 12 | 12 | 0 | 0 | 
| T20 | 12 | 12 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2147483647 | 2147483647 | 0 | 0 | 
| T1 | 22824 | 21960 | 0 | 0 | 
| T2 | 6097872 | 6097752 | 0 | 0 | 
| T3 | 87024 | 86268 | 0 | 0 | 
| T4 | 4953648 | 4951104 | 0 | 0 | 
| T13 | 4016856 | 4015908 | 0 | 0 | 
| T14 | 1760100 | 1760016 | 0 | 0 | 
| T15 | 8488260 | 8487492 | 0 | 0 | 
| T16 | 3916920 | 3916848 | 0 | 0 | 
| T17 | 5620248 | 5620164 | 0 | 0 | 
| T20 | 30336 | 29400 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T95,T97,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T99,T100 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T13 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T13 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T4,T13 | 
| 1 | 0 | Covered | T3,T4,T13 | 
| 1 | 1 | Covered | T98,T99,T100 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T95,T97,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T4,T13 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T97,T98,T99 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T13 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T13 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T4,T13 | 
| 1 | 0 | Covered | T3,T4,T13 | 
| 1 | 1 | Covered | T97,T98,T99 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T4,T13 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T97 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T99,T100 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T98,T99,T100 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T97 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T97 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T100,T101 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T98,T100,T101 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T97 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T95,T98,T100 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T97,T99,T100 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T97,T99,T100 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T95,T98,T100 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T100,T102 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T13,T14 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T13,T14 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T4,T13,T14 | 
| 1 | 0 | Covered | T4,T13,T14 | 
| 1 | 1 | Covered | T98,T100,T102 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T4,T13,T14 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T97,T98,T99 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T97,T98,T99 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T95,T98,T99 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T97,T98,T100 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T97,T98,T100 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T95,T98,T99 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T95,T98,T100 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T100,T102 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T98,T100,T102 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T95,T98,T100 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T93,T95,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T98,T100,T102 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T98,T100,T102 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T93,T95,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T95,T98,T100 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T99,T100,T101 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T99,T100,T101 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T95,T98,T100 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T94,T95,T98 | 
| 1 | 0 | Covered | T49,T96,T93 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | 1 | Covered | T94,T95,T98 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T14,T25,T26 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T14,T25,T26 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T14,T25,T26 | 
| 1 | 0 | Covered | T14,T25,T26 | 
| 1 | 1 | Covered | T94,T95,T98 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T94,T95,T98 | 
Branch Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T14,T25,T26 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T2,T3,T4 | 
| 0 | 0 | 1 | Covered | T49,T96,T93 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1163 | 1163 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T20 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1422270085 | 1422050049 | 0 | 0 | 
| T1 | 1902 | 1830 | 0 | 0 | 
| T2 | 508156 | 508146 | 0 | 0 | 
| T3 | 7252 | 7189 | 0 | 0 | 
| T4 | 412804 | 412592 | 0 | 0 | 
| T13 | 334738 | 334659 | 0 | 0 | 
| T14 | 146675 | 146668 | 0 | 0 | 
| T15 | 707355 | 707291 | 0 | 0 | 
| T16 | 326410 | 326404 | 0 | 0 | 
| T17 | 468354 | 468347 | 0 | 0 | 
| T20 | 2528 | 2450 | 0 | 0 |