Module Instance : tb.dut.u_reg.u_err_code.wr_en_data_arb
Instance :
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 |  |  |  |  |  | 
Instance's subtree :
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 |  |  |  |  |  | 
Parent : 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 |  |  | 100.00 |  | u_err_code | 
Subtrees :
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | 
 
 
 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code.wr_en_data_arb
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 43 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 51 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 43 | 1 | 1 | 
| 44 | 1 | 1 | 
| 51 |  | unreachable | 
| 52 |  | unreachable | 
| 53 |  | unreachable | 
 
 
 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |