| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 1468887578 | 209958 | 0 | 0 | 
| RunThenComplete_M | 1468887578 | 2245408 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1468887578 | 209958 | 0 | 0 | 
| T1 | 277322 | 28 | 0 | 0 | 
| T2 | 110592 | 179 | 0 | 0 | 
| T3 | 146735 | 108 | 0 | 0 | 
| T4 | 5565 | 0 | 0 | 0 | 
| T5 | 2920 | 0 | 0 | 0 | 
| T13 | 251689 | 38 | 0 | 0 | 
| T14 | 110714 | 98 | 0 | 0 | 
| T15 | 429482 | 2265 | 0 | 0 | 
| T16 | 593622 | 187 | 0 | 0 | 
| T17 | 24677 | 9 | 0 | 0 | 
| T18 | 0 | 9 | 0 | 0 | 
| T19 | 0 | 310 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1468887578 | 2245408 | 0 | 0 | 
| T1 | 277322 | 138 | 0 | 0 | 
| T2 | 110592 | 898 | 0 | 0 | 
| T3 | 146735 | 4076 | 0 | 0 | 
| T4 | 5565 | 1 | 0 | 0 | 
| T5 | 2920 | 2 | 0 | 0 | 
| T13 | 251689 | 194 | 0 | 0 | 
| T14 | 110714 | 528 | 0 | 0 | 
| T15 | 429482 | 12979 | 0 | 0 | 
| T16 | 593622 | 4172 | 0 | 0 | 
| T17 | 24677 | 31 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |