Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 123666181 | 0 | 0 | 
| T1 | 277322 | 10857 | 0 | 0 | 
| T2 | 110592 | 20481 | 0 | 0 | 
| T3 | 146735 | 167965 | 0 | 0 | 
| T4 | 5565 | 13 | 0 | 0 | 
| T5 | 2920 | 47 | 0 | 0 | 
| T13 | 251689 | 2740 | 0 | 0 | 
| T14 | 110714 | 69429 | 0 | 0 | 
| T15 | 429482 | 449271 | 0 | 0 | 
| T16 | 593622 | 308828 | 0 | 0 | 
| T17 | 24677 | 1205 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 123666181 | 0 | 0 | 
| T1 | 277322 | 10857 | 0 | 0 | 
| T2 | 110592 | 20481 | 0 | 0 | 
| T3 | 146735 | 167965 | 0 | 0 | 
| T4 | 5565 | 13 | 0 | 0 | 
| T5 | 2920 | 47 | 0 | 0 | 
| T13 | 251689 | 2740 | 0 | 0 | 
| T14 | 110714 | 69429 | 0 | 0 | 
| T15 | 429482 | 449271 | 0 | 0 | 
| T16 | 593622 | 308828 | 0 | 0 | 
| T17 | 24677 | 1205 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 |  | unreachable | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 0 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 5 | 71.43 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 1 | 50.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 |  | unreachable | 
| 101 | 1 | 1 | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 |  | unreachable | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 6 | 85.71 | 
| TERNARY | 130 | 1 | 1 | 100.00 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 1 | 1 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 120 | 1 | 1 | 
| 123 | 1 | 1 | 
| 124 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T13,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T13,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 47744262 | 0 | 0 | 
| T1 | 277322 | 1887 | 0 | 0 | 
| T2 | 110592 | 16812 | 0 | 0 | 
| T3 | 146735 | 110848 | 0 | 0 | 
| T4 | 5565 | 0 | 0 | 0 | 
| T5 | 2920 | 83 | 0 | 0 | 
| T13 | 251689 | 3068 | 0 | 0 | 
| T14 | 110714 | 6244 | 0 | 0 | 
| T15 | 429482 | 291625 | 0 | 0 | 
| T16 | 593622 | 150544 | 0 | 0 | 
| T17 | 24677 | 109 | 0 | 0 | 
| T18 | 0 | 690 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 47744262 | 0 | 0 | 
| T1 | 277322 | 1887 | 0 | 0 | 
| T2 | 110592 | 16812 | 0 | 0 | 
| T3 | 146735 | 110848 | 0 | 0 | 
| T4 | 5565 | 0 | 0 | 0 | 
| T5 | 2920 | 83 | 0 | 0 | 
| T13 | 251689 | 3068 | 0 | 0 | 
| T14 | 110714 | 6244 | 0 | 0 | 
| T15 | 429482 | 291625 | 0 | 0 | 
| T16 | 593622 | 150544 | 0 | 0 | 
| T17 | 24677 | 109 | 0 | 0 | 
| T18 | 0 | 690 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 42856312 | 0 | 0 | 
| T1 | 277322 | 36570 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 326 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 180222 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 238349 | 0 | 0 | 
| T17 | 24677 | 2483 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 42856312 | 0 | 0 | 
| T1 | 277322 | 36570 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 326 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 180222 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 238349 | 0 | 0 | 
| T17 | 24677 | 2483 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 26026050 | 0 | 0 | 
| T1 | 277322 | 8147 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 68 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 39765 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 51453 | 0 | 0 | 
| T17 | 24677 | 546 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 26026050 | 0 | 0 | 
| T1 | 277322 | 8147 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 68 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 39765 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 51453 | 0 | 0 | 
| T17 | 24677 | 546 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T14 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T14 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 42322411 | 0 | 0 | 
| T1 | 277322 | 36570 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 326 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 180222 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 51453 | 0 | 0 | 
| T17 | 24677 | 2483 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 1468715925 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1468887578 | 42322411 | 0 | 0 | 
| T1 | 277322 | 36570 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 326 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 180222 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 51453 | 0 | 0 | 
| T17 | 24677 | 2483 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 328395510 | 0 | 0 | 
| T1 | 277322 | 23300 | 0 | 0 | 
| T2 | 110592 | 159309 | 0 | 0 | 
| T3 | 146735 | 912455 | 0 | 0 | 
| T4 | 5565 | 195 | 0 | 0 | 
| T5 | 2920 | 386 | 0 | 0 | 
| T13 | 251689 | 21580 | 0 | 0 | 
| T14 | 110714 | 123307 | 0 | 0 | 
| T15 | 429482 | 203314 | 0 | 0 | 
| T16 | 593622 | 174283 | 0 | 0 | 
| T17 | 24677 | 2176 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 495848069 | 0 | 0 | 
| T1 | 277322 | 84957 | 0 | 0 | 
| T2 | 110592 | 157176 | 0 | 0 | 
| T3 | 146735 | 727211 | 0 | 0 | 
| T4 | 5565 | 935 | 0 | 0 | 
| T5 | 2920 | 318 | 0 | 0 | 
| T13 | 251689 | 21391 | 0 | 0 | 
| T14 | 110714 | 486304 | 0 | 0 | 
| T15 | 429482 | 203314 | 0 | 0 | 
| T16 | 593622 | 892630 | 0 | 0 | 
| T17 | 24677 | 9758 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 27160377 | 0 | 0 | 
| T1 | 277322 | 8147 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 68 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 39765 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 435964 | 0 | 0 | 
| T17 | 24677 | 546 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 42874110 | 0 | 0 | 
| T1 | 277322 | 36570 | 0 | 0 | 
| T2 | 110592 | 63615 | 0 | 0 | 
| T3 | 146735 | 43089 | 0 | 0 | 
| T4 | 5565 | 326 | 0 | 0 | 
| T5 | 2920 | 84 | 0 | 0 | 
| T13 | 251689 | 8631 | 0 | 0 | 
| T14 | 110714 | 180222 | 0 | 0 | 
| T15 | 429482 | 189700 | 0 | 0 | 
| T16 | 593622 | 238349 | 0 | 0 | 
| T17 | 24677 | 2483 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 79958364 | 0 | 0 | 
| T1 | 277322 | 2310 | 0 | 0 | 
| T2 | 110592 | 20481 | 0 | 0 | 
| T3 | 146735 | 167965 | 0 | 0 | 
| T4 | 5565 | 4 | 0 | 0 | 
| T5 | 2920 | 71 | 0 | 0 | 
| T13 | 251689 | 2740 | 0 | 0 | 
| T14 | 110714 | 14848 | 0 | 0 | 
| T15 | 429482 | 449271 | 0 | 0 | 
| T16 | 593622 | 423513 | 0 | 0 | 
| T17 | 24677 | 266 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 123698984 | 0 | 0 | 
| T1 | 277322 | 10857 | 0 | 0 | 
| T2 | 110592 | 20481 | 0 | 0 | 
| T3 | 146735 | 167965 | 0 | 0 | 
| T4 | 5565 | 13 | 0 | 0 | 
| T5 | 2920 | 47 | 0 | 0 | 
| T13 | 251689 | 2740 | 0 | 0 | 
| T14 | 110714 | 69429 | 0 | 0 | 
| T15 | 429482 | 449271 | 0 | 0 | 
| T16 | 593622 | 308828 | 0 | 0 | 
| T17 | 24677 | 1205 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1470144381 | 1469920636 | 0 | 0 | 
| T1 | 277322 | 277260 | 0 | 0 | 
| T2 | 110592 | 110585 | 0 | 0 | 
| T3 | 146735 | 146728 | 0 | 0 | 
| T4 | 5565 | 5380 | 0 | 0 | 
| T5 | 2920 | 2747 | 0 | 0 | 
| T13 | 251689 | 251634 | 0 | 0 | 
| T14 | 110714 | 110705 | 0 | 0 | 
| T15 | 429482 | 429473 | 0 | 0 | 
| T16 | 593622 | 593611 | 0 | 0 | 
| T17 | 24677 | 24591 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1164 | 1164 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 |