Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 1427582277 186716 0 0
RunThenComplete_M 1427582277 2083780 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1427582277 186716 0 0
T2 180703 374 0 0
T3 593029 434 0 0
T4 610060 312 0 0
T13 87189 173 0 0
T14 136718 146 0 0
T15 329784 246 0 0
T16 586922 204 0 0
T17 535026 61 0 0
T18 413887 162 0 0
T19 0 9 0 0
T20 1260 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 1427582277 2083780 0 0
T2 180703 5526 0 0
T3 593029 4566 0 0
T4 610060 5653 0 0
T13 87189 423 0 0
T14 136718 708 0 0
T15 329784 5427 0 0
T16 586922 2645 0 0
T17 535026 343 0 0
T18 413887 911 0 0
T19 0 31 0 0
T20 1260 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%