Line Coverage for Module : 
kmac_staterd
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 10 | 10 | 100.00 | 
| ALWAYS | 87 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 95 | 1 | 1 | 100.00 | 
| ALWAYS | 101 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 123 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_staterd.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_staterd.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 87 | 1 | 1 | 
| 88 | 1 | 1 | 
| 89 | 1 | 1 | 
| 90 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 95 | 1 | 1 | 
| 101 | 2 | 2 | 
| 102 | 1 | 1 | 
| 121 | 1 | 1 | 
| 123 | 1 | 1 | 
Cond Coverage for Module : 
kmac_staterd
|  | Total | Covered | Percent | 
|---|
| Conditions | 10 | 7 | 70.00 | 
| Logical | 10 | 7 | 70.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       89
 EXPRESSION (tlram_req & ((~tlram_we)))
             ----1----   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       95
 EXPRESSION (tlram_req & ((~tlram_we)))
             ----1----   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       102
 EXPRESSION (tlram_req & ((!tlram_we)))
             ----1----   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       123
 EXPRESSION ((int'(addr_sel) < Share) ? muxed_state[addr_sel] : 0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Unreachable | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
kmac_staterd
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 123 | 1 | 1 | 100.00 | 
| IF | 87 | 3 | 3 | 100.00 | 
| IF | 101 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_staterd.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_staterd.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	123	((int'(addr_sel) < Share)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Unreachable | T2,T3,T4 | 
	LineNo.	Expression
-1-:	87	if ((!rst_ni))
-2-:	89	if ((tlram_req & (~tlram_we)))
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T4 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	101	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 |