| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 519725823 | 55113 | 0 | 0 |
| RunThenComplete_M | 519725823 | 743901 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 519725823 | 55113 | 0 | 0 |
| T1 | 456872 | 128 | 0 | 0 |
| T2 | 476655 | 100 | 0 | 0 |
| T3 | 116260 | 107 | 0 | 0 |
| T4 | 4310 | 0 | 0 | 0 |
| T13 | 155336 | 73 | 0 | 0 |
| T14 | 6660 | 3 | 0 | 0 |
| T15 | 80924 | 13 | 0 | 0 |
| T16 | 95818 | 67 | 0 | 0 |
| T17 | 596491 | 143 | 0 | 0 |
| T18 | 129300 | 118 | 0 | 0 |
| T19 | 0 | 167 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 519725823 | 743901 | 0 | 0 |
| T1 | 456872 | 661 | 0 | 0 |
| T2 | 476655 | 5279 | 0 | 0 |
| T3 | 116260 | 598 | 0 | 0 |
| T4 | 4310 | 1 | 0 | 0 |
| T13 | 155336 | 405 | 0 | 0 |
| T14 | 6660 | 11 | 0 | 0 |
| T15 | 80924 | 39 | 0 | 0 |
| T16 | 95818 | 157 | 0 | 0 |
| T17 | 596491 | 5118 | 0 | 0 |
| T18 | 129300 | 640 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |