Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 43154748 | 0 | 0 | 
| T1 | 456872 | 13865 | 0 | 0 | 
| T2 | 476655 | 500061 | 0 | 0 | 
| T3 | 116260 | 77856 | 0 | 0 | 
| T4 | 4310 | 17 | 0 | 0 | 
| T13 | 155336 | 8170 | 0 | 0 | 
| T14 | 6660 | 104 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 386 | 0 | 0 | 
| T17 | 596491 | 179233 | 0 | 0 | 
| T18 | 129300 | 85304 | 0 | 0 | 
| T19 | 0 | 254419 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 43154748 | 0 | 0 | 
| T1 | 456872 | 13865 | 0 | 0 | 
| T2 | 476655 | 500061 | 0 | 0 | 
| T3 | 116260 | 77856 | 0 | 0 | 
| T4 | 4310 | 17 | 0 | 0 | 
| T13 | 155336 | 8170 | 0 | 0 | 
| T14 | 6660 | 104 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 386 | 0 | 0 | 
| T17 | 596491 | 179233 | 0 | 0 | 
| T18 | 129300 | 85304 | 0 | 0 | 
| T19 | 0 | 254419 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 |  | unreachable | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 0 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 5 | 71.43 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 1 | 50.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 |  | unreachable | 
| 101 | 1 | 1 | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 |  | unreachable | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 6 | 85.71 | 
| TERNARY | 130 | 1 | 1 | 100.00 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 1 | 1 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 120 | 1 | 1 | 
| 123 | 1 | 1 | 
| 124 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T13 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 18975419 | 0 | 0 | 
| T1 | 456872 | 16282 | 0 | 0 | 
| T2 | 476655 | 47026 | 0 | 0 | 
| T3 | 116260 | 7643 | 0 | 0 | 
| T4 | 4310 | 45 | 0 | 0 | 
| T13 | 155336 | 10982 | 0 | 0 | 
| T14 | 6660 | 117 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 561 | 0 | 0 | 
| T17 | 596491 | 206245 | 0 | 0 | 
| T18 | 129300 | 7603 | 0 | 0 | 
| T19 | 0 | 168211 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 18975419 | 0 | 0 | 
| T1 | 456872 | 16282 | 0 | 0 | 
| T2 | 476655 | 47026 | 0 | 0 | 
| T3 | 116260 | 7643 | 0 | 0 | 
| T4 | 4310 | 45 | 0 | 0 | 
| T13 | 155336 | 10982 | 0 | 0 | 
| T14 | 6660 | 117 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 561 | 0 | 0 | 
| T17 | 596491 | 206245 | 0 | 0 | 
| T18 | 129300 | 7603 | 0 | 0 | 
| T19 | 0 | 168211 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 28863439 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 29929 | 0 | 0 | 
| T3 | 116260 | 178105 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 205146 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 28863439 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 29929 | 0 | 0 | 
| T3 | 116260 | 178105 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 205146 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 15956736 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 6600 | 0 | 0 | 
| T3 | 116260 | 39551 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 45466 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 15956736 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 6600 | 0 | 0 | 
| T3 | 116260 | 39551 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 45466 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T2,T3,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 28863439 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 29929 | 0 | 0 | 
| T3 | 116260 | 178105 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 205146 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 519587417 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 519725823 | 28863439 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 29929 | 0 | 0 | 
| T3 | 116260 | 178105 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 205146 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 108157478 | 0 | 0 | 
| T1 | 456872 | 121276 | 0 | 0 | 
| T2 | 476655 | 452838 | 0 | 0 | 
| T3 | 116260 | 141830 | 0 | 0 | 
| T4 | 4310 | 155 | 0 | 0 | 
| T13 | 155336 | 68606 | 0 | 0 | 
| T14 | 6660 | 805 | 0 | 0 | 
| T15 | 80924 | 1063 | 0 | 0 | 
| T16 | 95818 | 12522 | 0 | 0 | 
| T17 | 596491 | 384244 | 0 | 0 | 
| T18 | 129300 | 153315 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 163220882 | 0 | 0 | 
| T1 | 456872 | 108240 | 0 | 0 | 
| T2 | 476655 | 203884 | 0 | 0 | 
| T3 | 116260 | 517167 | 0 | 0 | 
| T4 | 4310 | 153 | 0 | 0 | 
| T13 | 155336 | 60274 | 0 | 0 | 
| T14 | 6660 | 805 | 0 | 0 | 
| T15 | 80924 | 1063 | 0 | 0 | 
| T16 | 95818 | 12491 | 0 | 0 | 
| T17 | 596491 | 289316 | 0 | 0 | 
| T18 | 129300 | 576175 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 15972395 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 6600 | 0 | 0 | 
| T3 | 116260 | 39551 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 45466 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 28875766 | 0 | 0 | 
| T1 | 456872 | 41924 | 0 | 0 | 
| T2 | 476655 | 29929 | 0 | 0 | 
| T3 | 116260 | 178105 | 0 | 0 | 
| T4 | 4310 | 52 | 0 | 0 | 
| T13 | 155336 | 21800 | 0 | 0 | 
| T14 | 6660 | 198 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 6908 | 0 | 0 | 
| T17 | 596491 | 56093 | 0 | 0 | 
| T18 | 129300 | 205146 | 0 | 0 | 
| T19 | 0 | 66390 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 28226288 | 0 | 0 | 
| T1 | 456872 | 13865 | 0 | 0 | 
| T2 | 476655 | 111144 | 0 | 0 | 
| T3 | 116260 | 16182 | 0 | 0 | 
| T4 | 4310 | 19 | 0 | 0 | 
| T13 | 155336 | 8170 | 0 | 0 | 
| T14 | 6660 | 104 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 386 | 0 | 0 | 
| T17 | 596491 | 264257 | 0 | 0 | 
| T18 | 129300 | 17903 | 0 | 0 | 
| T19 | 0 | 254419 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 43187653 | 0 | 0 | 
| T1 | 456872 | 13865 | 0 | 0 | 
| T2 | 476655 | 500061 | 0 | 0 | 
| T3 | 116260 | 77856 | 0 | 0 | 
| T4 | 4310 | 17 | 0 | 0 | 
| T13 | 155336 | 8170 | 0 | 0 | 
| T14 | 6660 | 104 | 0 | 0 | 
| T15 | 80924 | 0 | 0 | 0 | 
| T16 | 95818 | 386 | 0 | 0 | 
| T17 | 596491 | 179233 | 0 | 0 | 
| T18 | 129300 | 85304 | 0 | 0 | 
| T19 | 0 | 254419 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 521156924 | 520965339 | 0 | 0 | 
| T1 | 456872 | 456796 | 0 | 0 | 
| T2 | 476655 | 476650 | 0 | 0 | 
| T3 | 116260 | 116253 | 0 | 0 | 
| T4 | 4310 | 4180 | 0 | 0 | 
| T13 | 155336 | 155251 | 0 | 0 | 
| T14 | 6660 | 6593 | 0 | 0 | 
| T15 | 80924 | 80826 | 0 | 0 | 
| T16 | 95818 | 95767 | 0 | 0 | 
| T17 | 596491 | 596405 | 0 | 0 | 
| T18 | 129300 | 129292 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 871 | 871 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T13 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 |