Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
38677469 |
0 |
0 |
T1 |
988567 |
41110 |
0 |
0 |
T2 |
353138 |
104420 |
0 |
0 |
T3 |
258320 |
994 |
0 |
0 |
T4 |
2596 |
28 |
0 |
0 |
T12 |
653294 |
224016 |
0 |
0 |
T13 |
127495 |
16712 |
0 |
0 |
T14 |
336841 |
0 |
0 |
0 |
T15 |
470350 |
492294 |
0 |
0 |
T16 |
576726 |
476107 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
80513 |
0 |
0 |
T37 |
0 |
10996 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
38677469 |
0 |
0 |
T1 |
988567 |
41110 |
0 |
0 |
T2 |
353138 |
104420 |
0 |
0 |
T3 |
258320 |
994 |
0 |
0 |
T4 |
2596 |
28 |
0 |
0 |
T12 |
653294 |
224016 |
0 |
0 |
T13 |
127495 |
16712 |
0 |
0 |
T14 |
336841 |
0 |
0 |
0 |
T15 |
470350 |
492294 |
0 |
0 |
T16 |
576726 |
476107 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
80513 |
0 |
0 |
T37 |
0 |
10996 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T14,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
17486991 |
0 |
0 |
T1 |
988567 |
7167 |
0 |
0 |
T2 |
353138 |
118622 |
0 |
0 |
T3 |
258320 |
1530 |
0 |
0 |
T4 |
2596 |
2158 |
0 |
0 |
T12 |
653294 |
116065 |
0 |
0 |
T13 |
127495 |
11643 |
0 |
0 |
T14 |
336841 |
19163 |
0 |
0 |
T15 |
470350 |
47026 |
0 |
0 |
T16 |
576726 |
66664 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
7416 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
17486991 |
0 |
0 |
T1 |
988567 |
7167 |
0 |
0 |
T2 |
353138 |
118622 |
0 |
0 |
T3 |
258320 |
1530 |
0 |
0 |
T4 |
2596 |
2158 |
0 |
0 |
T12 |
653294 |
116065 |
0 |
0 |
T13 |
127495 |
11643 |
0 |
0 |
T14 |
336841 |
19163 |
0 |
0 |
T15 |
470350 |
47026 |
0 |
0 |
T16 |
576726 |
66664 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
7416 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
28954216 |
0 |
0 |
T1 |
988567 |
134770 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
29833 |
0 |
0 |
T16 |
576726 |
117240 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
222226 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
28954216 |
0 |
0 |
T1 |
988567 |
134770 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
29833 |
0 |
0 |
T16 |
576726 |
117240 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
222226 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
15911966 |
0 |
0 |
T1 |
988567 |
29745 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
6600 |
0 |
0 |
T16 |
576726 |
38032 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
49503 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
15911966 |
0 |
0 |
T1 |
988567 |
29745 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
6600 |
0 |
0 |
T16 |
576726 |
38032 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
49503 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
28954216 |
0 |
0 |
T1 |
988567 |
134770 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
29833 |
0 |
0 |
T16 |
576726 |
117240 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
222226 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
510700959 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510828756 |
28954216 |
0 |
0 |
T1 |
988567 |
134770 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
29833 |
0 |
0 |
T16 |
576726 |
117240 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
222226 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
104775231 |
0 |
0 |
T1 |
988567 |
84198 |
0 |
0 |
T2 |
353138 |
223463 |
0 |
0 |
T3 |
258320 |
33824 |
0 |
0 |
T4 |
2596 |
281 |
0 |
0 |
T12 |
653294 |
975574 |
0 |
0 |
T13 |
127495 |
126376 |
0 |
0 |
T14 |
336841 |
16171 |
0 |
0 |
T15 |
470350 |
447082 |
0 |
0 |
T16 |
576726 |
762897 |
0 |
0 |
T17 |
90413 |
501 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
152932446 |
0 |
0 |
T1 |
988567 |
329292 |
0 |
0 |
T2 |
353138 |
168176 |
0 |
0 |
T3 |
258320 |
33760 |
0 |
0 |
T4 |
2596 |
265 |
0 |
0 |
T12 |
653294 |
954855 |
0 |
0 |
T13 |
127495 |
124770 |
0 |
0 |
T14 |
336841 |
16171 |
0 |
0 |
T15 |
470350 |
201041 |
0 |
0 |
T16 |
576726 |
204236 |
0 |
0 |
T17 |
90413 |
1536 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
15929438 |
0 |
0 |
T1 |
988567 |
29745 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
6600 |
0 |
0 |
T16 |
576726 |
38032 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
49503 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
28969530 |
0 |
0 |
T1 |
988567 |
134770 |
0 |
0 |
T2 |
353138 |
33282 |
0 |
0 |
T3 |
258320 |
18577 |
0 |
0 |
T4 |
2596 |
84 |
0 |
0 |
T12 |
653294 |
115359 |
0 |
0 |
T13 |
127495 |
48426 |
0 |
0 |
T14 |
336841 |
13120 |
0 |
0 |
T15 |
470350 |
29833 |
0 |
0 |
T16 |
576726 |
117240 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
222226 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
26287096 |
0 |
0 |
T1 |
988567 |
8730 |
0 |
0 |
T2 |
353138 |
154024 |
0 |
0 |
T3 |
258320 |
994 |
0 |
0 |
T4 |
2596 |
44 |
0 |
0 |
T12 |
653294 |
225217 |
0 |
0 |
T13 |
127495 |
16712 |
0 |
0 |
T14 |
336841 |
0 |
0 |
0 |
T15 |
470350 |
109701 |
0 |
0 |
T16 |
576726 |
153255 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
17369 |
0 |
0 |
T37 |
0 |
10996 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
38713438 |
0 |
0 |
T1 |
988567 |
41110 |
0 |
0 |
T2 |
353138 |
104420 |
0 |
0 |
T3 |
258320 |
994 |
0 |
0 |
T4 |
2596 |
28 |
0 |
0 |
T12 |
653294 |
224016 |
0 |
0 |
T13 |
127495 |
16712 |
0 |
0 |
T14 |
336841 |
0 |
0 |
0 |
T15 |
470350 |
492294 |
0 |
0 |
T16 |
576726 |
476107 |
0 |
0 |
T17 |
90413 |
0 |
0 |
0 |
T18 |
0 |
80513 |
0 |
0 |
T37 |
0 |
10996 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512188690 |
512012478 |
0 |
0 |
T1 |
988567 |
988234 |
0 |
0 |
T2 |
353138 |
353059 |
0 |
0 |
T3 |
258320 |
258235 |
0 |
0 |
T4 |
2596 |
2436 |
0 |
0 |
T12 |
653294 |
653252 |
0 |
0 |
T13 |
127495 |
127486 |
0 |
0 |
T14 |
336841 |
336741 |
0 |
0 |
T15 |
470350 |
470340 |
0 |
0 |
T16 |
576726 |
576717 |
0 |
0 |
T17 |
90413 |
90332 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
872 |
872 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |