Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
47211415 |
0 |
0 |
T1 |
255557 |
16566 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
567 |
0 |
0 |
T4 |
124684 |
23376 |
0 |
0 |
T5 |
3968 |
4 |
0 |
0 |
T14 |
26504 |
1885 |
0 |
0 |
T15 |
117916 |
2420 |
0 |
0 |
T16 |
95379 |
2765 |
0 |
0 |
T17 |
185101 |
209194 |
0 |
0 |
T18 |
58695 |
17923 |
0 |
0 |
T20 |
0 |
218201 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
47211415 |
0 |
0 |
T1 |
255557 |
16566 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
567 |
0 |
0 |
T4 |
124684 |
23376 |
0 |
0 |
T5 |
3968 |
4 |
0 |
0 |
T14 |
26504 |
1885 |
0 |
0 |
T15 |
117916 |
2420 |
0 |
0 |
T16 |
95379 |
2765 |
0 |
0 |
T17 |
185101 |
209194 |
0 |
0 |
T18 |
58695 |
17923 |
0 |
0 |
T20 |
0 |
218201 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T18,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T16,T23,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
17901926 |
0 |
0 |
T1 |
255557 |
14387 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
4814 |
0 |
0 |
T4 |
124684 |
12181 |
0 |
0 |
T5 |
3968 |
3051 |
0 |
0 |
T14 |
26504 |
199 |
0 |
0 |
T15 |
117916 |
1178 |
0 |
0 |
T16 |
95379 |
4924 |
0 |
0 |
T17 |
185101 |
137347 |
0 |
0 |
T18 |
58695 |
20417 |
0 |
0 |
T20 |
0 |
149730 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
17901926 |
0 |
0 |
T1 |
255557 |
14387 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
4814 |
0 |
0 |
T4 |
124684 |
12181 |
0 |
0 |
T5 |
3968 |
3051 |
0 |
0 |
T14 |
26504 |
199 |
0 |
0 |
T15 |
117916 |
1178 |
0 |
0 |
T16 |
95379 |
4924 |
0 |
0 |
T17 |
185101 |
137347 |
0 |
0 |
T18 |
58695 |
20417 |
0 |
0 |
T20 |
0 |
149730 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
30046976 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
3497 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
30046976 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
3497 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
15897056 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
802 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
15897056 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
802 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T6,T38 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T6,T38 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
30046976 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
3497 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
552407213 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
552529416 |
30046976 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
3497 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
105574828 |
0 |
0 |
T1 |
255557 |
140086 |
0 |
0 |
T2 |
1362 |
51 |
0 |
0 |
T3 |
49654 |
18936 |
0 |
0 |
T4 |
124684 |
179515 |
0 |
0 |
T5 |
3968 |
155 |
0 |
0 |
T14 |
26504 |
3206 |
0 |
0 |
T15 |
117916 |
16796 |
0 |
0 |
T16 |
95379 |
24712 |
0 |
0 |
T17 |
185101 |
113790 |
0 |
0 |
T18 |
58695 |
37360 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
169665318 |
0 |
0 |
T1 |
255557 |
121286 |
0 |
0 |
T2 |
1362 |
51 |
0 |
0 |
T3 |
49654 |
18586 |
0 |
0 |
T4 |
124684 |
177347 |
0 |
0 |
T5 |
3968 |
155 |
0 |
0 |
T14 |
26504 |
11671 |
0 |
0 |
T15 |
117916 |
16586 |
0 |
0 |
T16 |
95379 |
23628 |
0 |
0 |
T17 |
185101 |
906297 |
0 |
0 |
T18 |
58695 |
27891 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
15914156 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
802 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
30062979 |
0 |
0 |
T1 |
255557 |
43184 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
10088 |
0 |
0 |
T4 |
124684 |
69452 |
0 |
0 |
T5 |
3968 |
68 |
0 |
0 |
T14 |
26504 |
3497 |
0 |
0 |
T15 |
117916 |
5856 |
0 |
0 |
T16 |
95379 |
9922 |
0 |
0 |
T17 |
185101 |
54319 |
0 |
0 |
T18 |
58695 |
5009 |
0 |
0 |
T20 |
0 |
61333 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
28093343 |
0 |
0 |
T1 |
255557 |
16566 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
567 |
0 |
0 |
T4 |
124684 |
23376 |
0 |
0 |
T5 |
3968 |
4 |
0 |
0 |
T14 |
26504 |
397 |
0 |
0 |
T15 |
117916 |
2420 |
0 |
0 |
T16 |
95379 |
2765 |
0 |
0 |
T17 |
185101 |
209194 |
0 |
0 |
T18 |
58695 |
26446 |
0 |
0 |
T20 |
0 |
218201 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
47248347 |
0 |
0 |
T1 |
255557 |
16566 |
0 |
0 |
T2 |
1362 |
0 |
0 |
0 |
T3 |
49654 |
567 |
0 |
0 |
T4 |
124684 |
23376 |
0 |
0 |
T5 |
3968 |
4 |
0 |
0 |
T14 |
26504 |
1885 |
0 |
0 |
T15 |
117916 |
2420 |
0 |
0 |
T16 |
95379 |
2765 |
0 |
0 |
T17 |
185101 |
209194 |
0 |
0 |
T18 |
58695 |
17923 |
0 |
0 |
T20 |
0 |
218201 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553810711 |
553634953 |
0 |
0 |
T1 |
255557 |
255488 |
0 |
0 |
T2 |
1362 |
1266 |
0 |
0 |
T3 |
49654 |
49558 |
0 |
0 |
T4 |
124684 |
124674 |
0 |
0 |
T5 |
3968 |
3777 |
0 |
0 |
T14 |
26504 |
26414 |
0 |
0 |
T15 |
117916 |
117819 |
0 |
0 |
T16 |
95379 |
95293 |
0 |
0 |
T17 |
185101 |
185092 |
0 |
0 |
T18 |
58695 |
58602 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
874 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |