Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_08_28/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 570654578 57962 0 0
RunThenComplete_M 570654578 682571 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 570654578 57962 0 0
T1 2409 3 0 0
T2 2815 3 0 0
T3 3648 0 0 0
T4 30690 4 0 0
T5 3717 0 0 0
T12 7564 3 0 0
T13 3385 3 0 0
T14 73090 73 0 0
T15 4569 1 0 0
T16 0 137 0 0
T17 0 6 0 0
T18 0 73 0 0
T19 1206 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 570654578 682571 0 0
T1 2409 10 0 0
T2 2815 11 0 0
T3 3648 1 0 0
T4 30690 12 0 0
T5 3717 0 0 0
T12 7564 11 0 0
T13 3385 11 0 0
T14 73090 74 0 0
T15 4569 3 0 0
T16 0 138 0 0
T17 0 18 0 0
T19 1206 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%