| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 644856108 | 59298 | 0 | 0 |
| RunThenComplete_M | 644856108 | 797472 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 644856108 | 59298 | 0 | 0 |
| T1 | 37929 | 25 | 0 | 0 |
| T2 | 7958 | 3 | 0 | 0 |
| T3 | 2834 | 3 | 0 | 0 |
| T4 | 7024 | 0 | 0 | 0 |
| T12 | 41632 | 105 | 0 | 0 |
| T13 | 62734 | 145 | 0 | 0 |
| T14 | 109171 | 20 | 0 | 0 |
| T15 | 92293 | 15 | 0 | 0 |
| T16 | 246786 | 39 | 0 | 0 |
| T17 | 0 | 12 | 0 | 0 |
| T18 | 0 | 114 | 0 | 0 |
| T19 | 1157 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 644856108 | 797472 | 0 | 0 |
| T1 | 37929 | 59 | 0 | 0 |
| T2 | 7958 | 11 | 0 | 0 |
| T3 | 2834 | 11 | 0 | 0 |
| T4 | 7024 | 2 | 0 | 0 |
| T12 | 41632 | 106 | 0 | 0 |
| T13 | 62734 | 146 | 0 | 0 |
| T14 | 109171 | 60 | 0 | 0 |
| T15 | 92293 | 61 | 0 | 0 |
| T16 | 246786 | 195 | 0 | 0 |
| T17 | 0 | 61 | 0 | 0 |
| T19 | 1157 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |