Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_app_intf.u_appid_arb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.05 87.50 92.68 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
80.04 90.99 84.93 37.78 86.52 100.00 u_app_intf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
TOTAL322887.50
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN87100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9711100.00
ALWAYS10566100.00
ALWAYS10566100.00
ALWAYS10566100.00
CONT_ASSIGN124100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 3/3 assign req_tree[Pa] = req_i[offset]; Tests: T1 T12 T14  | T1 T12 T5  | T1 T12 T5  86 assign idx_tree[Pa] = offset; 87 0/3 ==> assign data_tree[Pa] = data_i[offset]; 88 // backward (grant) path 89 3/3 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T1 T12 T14  | T1 T12 T5  | T12 T21 T22  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 1/1 assign unused_sigs = gnt_tree[Pa]; Tests: T1 T5 T6  98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T1 T12 T14  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T1 T12 T14  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T1 T12 T14  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T1 T12 T14  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T1 T12 T14  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T1 T12 T14  ***repeat 1 105 1/1 sel = ~req_tree[C0]; Tests: T1 T12 T14  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T1 T12 T14  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T1 T12 T14  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T1 T12 T14  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T1 T12 T14  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T1 T12 T14  ***repeat 2 105 1/1 sel = ~req_tree[C0]; Tests: T1 T12 T5  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T1 T12 T5  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T1 T12 T5  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T1 T12 T5  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T1 T12 T5  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T1 T12 T5  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 assign data_o = data_tree[0]; 122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 0/1 ==> assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T12 T5 T21  129 1/1 assign valid_o = req_tree[0]; Tests: T1 T12 T14  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T1 T12 T14 

Cond Coverage for Module : prim_arbiter_fixed
TotalCoveredPercent
Conditions413892.68
Logical413892.68
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT1,T12,T14
01CoveredT12,T21,T22
10CoveredT1,T12,T14

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT1,T12,T14
01CoveredT12,T5,T21
10CoveredT1,T12,T14

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[1].gen_level[1].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT1,T12,T5
01Unreachable
10CoveredT1,T12,T5

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT1,T12,T14
1CoveredT1,T12,T14

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT1,T12,T14
1CoveredT1,T12,T14

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT1,T12,T5
1CoveredT1,T12,T5

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT1,T12,T14
1CoveredT1,T12,T14

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[0].C0])
-1-StatusTests
0CoveredT1,T12,T14
1CoveredT1,T12,T14

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[1].gen_level[1].C0])
-1-StatusTests
0CoveredT1,T12,T5
1CoveredT1,T12,T5

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT1,T12,T14
10CoveredT12,T21,T22
11CoveredT12,T14,T17

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT1,T12,T14
10CoveredT12,T21,T22
11CoveredT12,T14,T17

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01CoveredT1,T12,T5
10Not Covered
11CoveredT12,T21,T22

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT1,T12,T14
10CoveredT12,T14,T17
11CoveredT12,T21,T22

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & gen_normal_case.gen_tree[1].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT1,T12,T14
10CoveredT12,T14,T17
11CoveredT12,T21,T22

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & gen_normal_case.gen_tree[1].gen_level[1].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT1,T12,T5
10CoveredT12,T21,T22
11Not Covered

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T12,T14
11CoveredT12,T14,T17

Branch Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
Branches 12 12 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T14
0 Covered T1,T12,T14


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T14
0 Covered T1,T12,T14


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T14
0 Covered T1,T12,T14


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T14
0 Covered T1,T12,T14


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T5
0 Covered T1,T12,T5


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T12,T5
0 Covered T1,T12,T5


Assert Coverage for Module : prim_arbiter_fixed
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 13 13 100.00 13 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 13 13 100.00 13 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 598265286 598117040 0 0
CheckNGreaterZero_A 668 668 0 0
GntImpliesReady_A 598265286 7013 0 0
GntImpliesValid_A 598265286 7013 0 0
GrantKnown_A 598265286 598117040 0 0
IdxKnown_A 598265286 598117040 0 0
IndexIsCorrect_A 598265286 7013 0 0
NoReadyValidNoGrant_A 598265286 595734454 0 0
Priority_A 598265286 2382586 0 0
ReadyAndValidImplyGrant_A 598265286 7013 0 0
ReqAndReadyImplyGrant_A 598265286 7013 0 0
ReqImpliesValid_A 598265286 2382586 0 0
ValidKnown_A 598265286 598117040 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 598117040 0 0
T1 2798 2664 0 0
T2 2377 2324 0 0
T3 5143 5071 0 0
T4 7791 7695 0 0
T12 70926 70851 0 0
T13 2797 2720 0 0
T14 191126 191071 0 0
T15 6544 6460 0 0
T16 26359 26274 0 0
T19 1121 1060 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 668 668 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T19 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 7013 0 0
T5 1969 0 0 0
T12 70926 32 0 0
T13 2797 0 0 0
T14 191126 20 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 46028 8 0 0
T18 22867 0 0 0
T20 0 10 0 0
T21 0 97 0 0
T22 0 23 0 0
T28 38450 0 0 0
T37 0 25 0 0
T46 1150 0 0 0
T47 0 89 0 0
T48 0 33 0 0
T62 0 2 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 7013 0 0
T5 1969 0 0 0
T12 70926 32 0 0
T13 2797 0 0 0
T14 191126 20 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 46028 8 0 0
T18 22867 0 0 0
T20 0 10 0 0
T21 0 97 0 0
T22 0 23 0 0
T28 38450 0 0 0
T37 0 25 0 0
T46 1150 0 0 0
T47 0 89 0 0
T48 0 33 0 0
T62 0 2 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 598117040 0 0
T1 2798 2664 0 0
T2 2377 2324 0 0
T3 5143 5071 0 0
T4 7791 7695 0 0
T12 70926 70851 0 0
T13 2797 2720 0 0
T14 191126 191071 0 0
T15 6544 6460 0 0
T16 26359 26274 0 0
T19 1121 1060 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 598117040 0 0
T1 2798 2664 0 0
T2 2377 2324 0 0
T3 5143 5071 0 0
T4 7791 7695 0 0
T12 70926 70851 0 0
T13 2797 2720 0 0
T14 191126 191071 0 0
T15 6544 6460 0 0
T16 26359 26274 0 0
T19 1121 1060 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 7013 0 0
T5 1969 0 0 0
T12 70926 32 0 0
T13 2797 0 0 0
T14 191126 20 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 46028 8 0 0
T18 22867 0 0 0
T20 0 10 0 0
T21 0 97 0 0
T22 0 23 0 0
T28 38450 0 0 0
T37 0 25 0 0
T46 1150 0 0 0
T47 0 89 0 0
T48 0 33 0 0
T62 0 2 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 595734454 0 0
T1 2798 839 0 0
T2 2377 2324 0 0
T3 5143 5071 0 0
T4 7791 7695 0 0
T12 70926 68187 0 0
T13 2797 2720 0 0
T14 191126 189816 0 0
T15 6544 6460 0 0
T16 26359 26274 0 0
T19 1121 1060 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 2382586 0 0
T1 2798 1825 0 0
T2 2377 0 0 0
T3 5143 0 0 0
T4 7791 0 0 0
T5 0 963 0 0
T6 0 254269 0 0
T10 0 264206 0 0
T12 70926 2664 0 0
T13 2797 0 0 0
T14 191126 1255 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 0 724 0 0
T19 1121 0 0 0
T21 0 8394 0 0
T22 0 4071 0 0
T62 0 292 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 7013 0 0
T5 1969 0 0 0
T12 70926 32 0 0
T13 2797 0 0 0
T14 191126 20 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 46028 8 0 0
T18 22867 0 0 0
T20 0 10 0 0
T21 0 97 0 0
T22 0 23 0 0
T28 38450 0 0 0
T37 0 25 0 0
T46 1150 0 0 0
T47 0 89 0 0
T48 0 33 0 0
T62 0 2 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 7013 0 0
T5 1969 0 0 0
T12 70926 32 0 0
T13 2797 0 0 0
T14 191126 20 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 46028 8 0 0
T18 22867 0 0 0
T20 0 10 0 0
T21 0 97 0 0
T22 0 23 0 0
T28 38450 0 0 0
T37 0 25 0 0
T46 1150 0 0 0
T47 0 89 0 0
T48 0 33 0 0
T62 0 2 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 2382586 0 0
T1 2798 1825 0 0
T2 2377 0 0 0
T3 5143 0 0 0
T4 7791 0 0 0
T5 0 963 0 0
T6 0 254269 0 0
T10 0 264206 0 0
T12 70926 2664 0 0
T13 2797 0 0 0
T14 191126 1255 0 0
T15 6544 0 0 0
T16 26359 0 0 0
T17 0 724 0 0
T19 1121 0 0 0
T21 0 8394 0 0
T22 0 4071 0 0
T62 0 292 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 598265286 598117040 0 0
T1 2798 2664 0 0
T2 2377 2324 0 0
T3 5143 5071 0 0
T4 7791 7695 0 0
T12 70926 70851 0 0
T13 2797 2720 0 0
T14 191126 191071 0 0
T15 6544 6460 0 0
T16 26359 26274 0 0
T19 1121 1060 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%