| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 681450550 | 55034 | 0 | 0 |
| RunThenComplete_M | 681450550 | 804068 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 681450550 | 55034 | 0 | 0 |
| T1 | 2648 | 3 | 0 | 0 |
| T2 | 5465 | 3 | 0 | 0 |
| T3 | 933 | 0 | 0 | 0 |
| T4 | 2633 | 0 | 0 | 0 |
| T5 | 11640 | 1 | 0 | 0 |
| T12 | 117788 | 12 | 0 | 0 |
| T13 | 61338 | 5 | 0 | 0 |
| T14 | 5366 | 3 | 0 | 0 |
| T15 | 36858 | 72 | 0 | 0 |
| T16 | 238280 | 59 | 0 | 0 |
| T17 | 0 | 3 | 0 | 0 |
| T18 | 0 | 83 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 681450550 | 804068 | 0 | 0 |
| T1 | 2648 | 10 | 0 | 0 |
| T2 | 5465 | 10 | 0 | 0 |
| T3 | 933 | 0 | 0 | 0 |
| T4 | 2633 | 0 | 0 | 0 |
| T5 | 11640 | 5 | 0 | 0 |
| T12 | 117788 | 36 | 0 | 0 |
| T13 | 61338 | 25 | 0 | 0 |
| T14 | 5366 | 10 | 0 | 0 |
| T15 | 36858 | 164 | 0 | 0 |
| T16 | 238280 | 347 | 0 | 0 |
| T17 | 0 | 11 | 0 | 0 |
| T18 | 0 | 207 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |