Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_23/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 681450550 55034 0 0
RunThenComplete_M 681450550 804068 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 681450550 55034 0 0
T1 2648 3 0 0
T2 5465 3 0 0
T3 933 0 0 0
T4 2633 0 0 0
T5 11640 1 0 0
T12 117788 12 0 0
T13 61338 5 0 0
T14 5366 3 0 0
T15 36858 72 0 0
T16 238280 59 0 0
T17 0 3 0 0
T18 0 83 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 681450550 804068 0 0
T1 2648 10 0 0
T2 5465 10 0 0
T3 933 0 0 0
T4 2633 0 0 0
T5 11640 5 0 0
T12 117788 36 0 0
T13 61338 25 0 0
T14 5366 10 0 0
T15 36858 164 0 0
T16 238280 347 0 0
T17 0 11 0 0
T18 0 207 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%