Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_02/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 611077083 57059 0 0
RunThenComplete_M 611077083 751051 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 611077083 57059 0 0
T1 7403 3 0 0
T2 7263 3 0 0
T3 16596 2 0 0
T4 2551 0 0 0
T5 3161 0 0 0
T12 2541 3 0 0
T13 117325 105 0 0
T14 5817 3 0 0
T15 46769 6 0 0
T16 0 57 0 0
T17 0 73 0 0
T18 0 80 0 0
T19 1332 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 611077083 751051 0 0
T1 7403 11 0 0
T2 7263 10 0 0
T3 16596 13 0 0
T4 2551 0 0 0
T5 3161 2 0 0
T6 0 1 0 0
T12 2541 10 0 0
T13 117325 106 0 0
T14 5817 10 0 0
T15 46769 18 0 0
T16 0 143 0 0
T19 1332 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%